Datasheet Texas Instruments SN74LVT16543DGGR
Manufacturer | Texas Instruments |
Series | SN74LVT16543 |
Part Number | SN74LVT16543DGGR |
3.3-V ABT 16-Bit Registered Transceivers With 3-State Outputs 56-TSSOP -40 to 85
Datasheets
3.3-V ABT 16-Bit Registered Transceivers With 3-State Outputs datasheet
PDF, 825 Kb, Revision: C, File published: Jul 1, 1995
Extract from the document
Prices
Status
Lifecycle Status | NRND (Not recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 56 |
Package Type | DGG |
Industry STD Term | TSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 2000 |
Carrier | LARGE T&R |
Device Marking | LVT16543 |
Width (mm) | 6.1 |
Length (mm) | 14 |
Thickness (mm) | 1.15 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | Download |
Eco Plan
RoHS | Compliant |
Application Notes
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, File published: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
Model Line
Series: SN74LVT16543 (5)
- SN74LVT16543DGGR SN74LVT16543DL SN74LVT16543DLG4 SN74LVT16543DLR SN74LVT16543DLRG4
Manufacturer's Classification
- Semiconductors > Logic > Buffer/Driver/Transceiver > Registered Transceiver