Datasheet Texas Instruments SN74F109D
Manufacturer | Texas Instruments |
Series | SN74F109 |
Part Number | SN74F109D |
Dual J-K Positive-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70
Datasheets
Dual J-K Positive-Edge-Triggered Flip-Flops w/Clear And Preset datasheet
PDF, 554 Kb, Revision: A, File published: Oct 1, 1993
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 16 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 40 |
Carrier | TUBE |
Device Marking | F109 |
Width (mm) | 3.91 |
Length (mm) | 9.9 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Download |
Parametrics
Bits | 2 |
F @ Nom Voltage(Max) | 70 Mhz |
ICC @ Nom Voltage(Max) | 17 mA |
Output Drive (IOL/IOH)(Max) | -1/20 mA |
Package Group | SOIC |
Package Size: mm2:W x L | 16SOIC: 59 mm2: 6 x 9.9(SOIC) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | F |
VCC(Max) | 5.5 V |
VCC(Min) | 4.5 V |
Voltage(Nom) | 5 V |
tpd @ Nom Voltage(Max) | 9.2 ns |
Eco Plan
RoHS | Compliant |
Model Line
Series: SN74F109 (5)
- SN74F109D SN74F109DR SN74F109DRE4 SN74F109DRG4 SN74F109N
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop