Datasheet Texas Instruments 74ACT11286
Manufacturer | Texas Instruments |
Series | 74ACT11286 |
9-Bit Parity Generators/Checkers With Bus Driver Parity I/O Ports
Datasheets
9-Bit Parity Generator/Checker With Bus Driver Parity I/O Ports datasheet
PDF, 194 Kb, Revision: B, File published: Apr 1, 1996
Extract from the document
Prices
Status
74ACT11286D | |
---|---|
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
74ACT11286D | |
---|---|
N | 1 |
Pin | 14 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 50 |
Carrier | TUBE |
Device Marking | ACT11286 |
Width (mm) | 3.91 |
Length (mm) | 8.65 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Download |
Parametrics
Parameters / Models | 74ACT11286D |
---|---|
Bits | 9 |
F @ Nom Voltage(Max), Mhz | 90 |
Function | Parity |
ICC @ Nom Voltage(Max), mA | 0.08 |
Operating Temperature Range, C | -40 to 85 |
Output Drive (IOL/IOH)(Max), mA | 24/-24 |
Package Group | SOIC |
Package Size: mm2:W x L, PKG | 14SOIC: 52 mm2: 6 x 8.65(SOIC) |
Rating | Catalog |
Technology Family | ACT |
Type | Other |
VCC(Max), V | 5.5 |
VCC(Min), V | 4.5 |
Voltage(Nom), V | 5 |
tpd @ Nom Voltage(Max), ns | 12 |
Eco Plan
74ACT11286D | |
---|---|
RoHS | Compliant |
Application Notes
- Selecting the Right Level Translation Solution (Rev. A)PDF, 313 Kb, Revision: A, File published: Jun 22, 2004
Supply voltages continue to migrate to lower nodes to support today's low-power high-performance applications. While some devices are capable of running at lower supply nodes others might not have this capability. To haveswitching compatibility between these devices the output of each driver must be compliant with the input of the receiver that it is driving. There are several level-translati - Introduction to LogicPDF, 93 Kb, File published: Apr 30, 2015
- Implications of Slow or Floating CMOS Inputs (Rev. D)PDF, 260 Kb, Revision: D, File published: Jun 23, 2016
- Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)PDF, 614 Kb, Revision: C, File published: Dec 2, 2015
- Semiconductor Packing Material Electrostatic Discharge (ESD) ProtectionPDF, 337 Kb, File published: Jul 8, 2004
Forty-eight-pin TSSOP components that were packaged using Texas Instruments (TI) standard packing methodology were subjected to electrical discharges between 0.5 and 20 kV as generated by an IEC ESD simulator to determine the level of ISD protection provided by the packing materials. The testing included trays tape and reel and magazines. Additional units were subjected to the same discharge - TI IBIS File Creation Validation and Distribution ProcessesPDF, 380 Kb, File published: Aug 29, 2002
The Input/Output Buffer Information Specification (IBIS) also known as ANSI/EIA-656 has become widely accepted among electronic design automation (EDA) vendors semiconductor vendors and system designers as the format for digital electrical interface data. Because IBIS models do not reveal proprietary internal processes or architectural information semiconductor vendors? support for IBIS con - CMOS Power Consumption and CPD Calculation (Rev. B)PDF, 89 Kb, Revision: B, File published: Jun 1, 1997
Reduction of power consumption makes a device more reliable. The need for devices that consume a minimum amount of power was a major driving force behind the development of CMOS technologies. As a result CMOS devices are best known for low power consumption. However for minimizing the power requirements of a board or a system simply knowing that CMOS devices may use less power than equivale - Designing With Logic (Rev. C)PDF, 186 Kb, Revision: C, File published: Jun 1, 1997
Data sheets which usually give information on device behavior only under recommended operating conditions may only partially answer engineering questions that arise during the development of systems using logic devices. However information is frequently needed regarding the behavior of the device outside the conditions in the data sheet. Such questions might be:?How does a bus driver behave w - Using High Speed CMOS and Advanced CMOS in Systems With Multiple VccPDF, 43 Kb, File published: Apr 1, 1996
Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren
Model Line
Series: 74ACT11286 (1)
Manufacturer's Classification
- Semiconductors> Logic> Specialty Logic> Counter/Arithmetic/Parity Function