Datasheet Texas Instruments ADS2807

ManufacturerTexas Instruments
SeriesADS2807
Datasheet Texas Instruments ADS2807

Dual-Channel, 12-Bit, 50-MSPS Analog-to-Digital Converter (ADC)

Datasheets

ADS2807: Dual, 12-Bit, 50Mhz Sampling, Analog-to-Digital Converter datasheet
PDF, 1.1 Mb, Revision: B, File published: Apr 30, 2002
Extract from the document
ADS2807: Dual, 12-Bit, 50Mhz Sampling, Analog-to-Digital Converter (Rev. B)
PDF, 1.1 Mb, Revision: B, File published: Apr 30, 2002

Prices

Status

ADS2807Y/1K5ADS2807Y/1K5G4ADS2807Y/250ADS2807Y/250G4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNo

Packaging

ADS2807Y/1K5ADS2807Y/1K5G4ADS2807Y/250ADS2807Y/250G4
N1234
Pin64646464
Package TypePAPPAPPAPPAP
Industry STD TermHTQFPHTQFPHTQFPHTQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY15001500250250
CarrierLARGE T&RLARGE T&RSMALL T&RSMALL T&R
Device MarkingADS2807YADS2807YADS2807YADS2807Y
Width (mm)10101010
Length (mm)10101010
Thickness (mm)1111
Pitch (mm).5.5.5.5
Max Height (mm)1.21.21.21.2
Mechanical DataDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsADS2807Y/1K5
ADS2807Y/1K5
ADS2807Y/1K5G4
ADS2807Y/1K5G4
ADS2807Y/250
ADS2807Y/250
ADS2807Y/250G4
ADS2807Y/250G4
# Input Channels2222
Analog Input BW, MHz270270
Analog Input BW(MHz)270270
Approx. Price (US$)20.83 | 1ku20.83 | 1ku
ArchitecturePipelinePipelinePipelinePipeline
DNL(Max), +/-LSB11
DNL(Max)(+/-LSB)11
DNL(Typ), +/-LSB0.60.6
ENOB, Bits10.510.5
ENOB(Bits)10.510.5
INL(Max), +/-LSB55
INL(Max)(+/-LSB)55
INL(Typ), +/-LSB3.53.5
Input BufferNoNo
Input Range2,32V / 3V (p-p)2,32V / 3V (p-p)
InterfaceParallel CMOSParallel CMOSParallel CMOSParallel CMOS
Operating Temperature Range, C-40 to 85-40 to 85
Operating Temperature Range(C)-40 to 85-40 to 85
Package GroupHTQFPHTQFPHTQFPHTQFP
Package Size(mm2=WxL)64HTQFP: 144 mm2: 12 x 1264HTQFP: 144 mm2: 12 x 12
Package Size: mm2:W x L, PKG64HTQFP: 144 mm2: 12 x 12(HTQFP)64HTQFP: 144 mm2: 12 x 12(HTQFP)
Power Consumption(Typ), mW720720
Power Consumption(Typ)(mW)720720
RatingCatalogCatalogCatalogCatalog
Reference ModeExt,IntInt
Ext
Ext,IntInt
Ext
Resolution, Bits1212
Resolution(Bits)1212
SFDR, dB7070
SFDR(dB)7070
SINAD, dB6868
SINAD(dB)6868
SNR, dB6565
SNR(dB)6565
Sample Rate (max)(SPS)50MSPS50MSPS
Sample Rate(Max), MSPS5050

Eco Plan

ADS2807Y/1K5ADS2807Y/1K5G4ADS2807Y/250ADS2807Y/250G4
RoHSCompliantCompliantCompliantCompliant
Pb FreeYesYes

Application Notes

  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revision: A, File published: May 18, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revision: B, File published: Oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)
    PDF, 327 Kb, Revision: A, File published: Sep 10, 2010
    This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, File published: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, File published: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revision: A, File published: Apr 16, 2015
  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Kb, File published: Sep 4, 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements
  • Smart Selection of ADC/DAC Enables Better Design of Software-Defined Radio
    PDF, 376 Kb, File published: Apr 28, 2009
    This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs.

Model Line

Manufacturer's Classification

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)