Datasheet Texas Instruments CD54HC4046A
Manufacturer | Texas Instruments |
Series | CD54HC4046A |
High Speed CMOS Logic Phase-Locked-Loop with VCO
Datasheets
CD54HC4046A, CD74HC4046A, CD54HCT4046A, CD74HCT4046A datasheet
PDF, 833 Kb, Revision: J, File published: Nov 21, 2003
Extract from the document
Prices
Status
5962-8960901EA | CD54HC4046AF | CD54HC4046AF3A | |
---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No | No |
Packaging
5962-8960901EA | CD54HC4046AF | CD54HC4046AF3A | |
---|---|---|---|
N | 1 | 2 | 3 |
Pin | 16 | 16 | 16 |
Package Type | J | J | J |
Industry STD Term | CDIP | CDIP | CDIP |
JEDEC Code | R-GDIP-T | R-GDIP-T | R-GDIP-T |
Package QTY | 1 | 1 | 1 |
Carrier | TUBE | TUBE | TUBE |
Width (mm) | 6.92 | 6.92 | 6.92 |
Length (mm) | 19.56 | 19.56 | 19.56 |
Thickness (mm) | 4.57 | 4.57 | 4.57 |
Pitch (mm) | 2.54 | 2.54 | 2.54 |
Max Height (mm) | 5.08 | 5.08 | 5.08 |
Mechanical Data | Download | Download | Download |
Device Marking | CD54HC4046AF | 5962-8960901EA |
Parametrics
Parameters / Models | 5962-8960901EA | CD54HC4046AF | CD54HC4046AF3A |
---|---|---|---|
Bits | 1 | 1 | 1 |
F @ Nom Voltage(Max), Mhz | 70 | 70 | 70 |
ICC @ Nom Voltage(Max), mA | 0.08 | 0.08 | 0.08 |
Input Type | CMOS | CMOS | CMOS |
Operating Temperature Range, C | -55 to 125 | -55 to 125 | -55 to 125 |
Output Drive (IOL/IOH)(Max), mA | 5.2/-5.2 | 5.2/-5.2 | 5.2/-5.2 |
Output Type | CMOS | CMOS | CMOS |
Package Group | CDIP | CDIP | CDIP |
Package Size: mm2:W x L, PKG | See datasheet (CDIP) | See datasheet (CDIP) | See datasheet (CDIP) |
Rating | Military | Military | Military |
Schmitt Trigger | No | No | No |
Technology Family | HC | HC | HC |
VCC(Max), V | 6 | 6 | 6 |
VCC(Min), V | 2 | 2 | 2 |
Voltage(Nom), V | 3.3,5 | 3.3,5 | 3.3,5 |
tpd @ Nom Voltage(Max), ns | 64 | 64 | 64 |
Eco Plan
5962-8960901EA | CD54HC4046AF | CD54HC4046AF3A | |
---|---|---|---|
RoHS | See ti.com | See ti.com | See ti.com |
Application Notes
- Input and Output Characteristics of Digital Integrated CircuitsPDF, 1.7 Mb, File published: Oct 1, 1996
This report contains a comprehensive collection of the input and output characteristic curves of typical integrated circuits from various logic families. These curves go beyond the information given in data sheets by providing additional details regarding the characteristics of the components. This knowledge is particularly useful when for example a decision must be made as to which circuit shou - SN54/74HCT CMOS Logic Family Applications and RestrictionsPDF, 102 Kb, File published: May 1, 1996
The TI SN54/74HCT family of CMOS devices is a subgroup of the SN74HC series with the HCT circuitry modified to meet the interfacing requirements of TTL outputs to high-speed CMOS inputs. The HCT devices can be driven by the TTL circuits directly without additional components. This document describes the TTL/HC interface the operating voltages circuit noise and power consumption. A Bergeron anal - Selecting the Right Texas Instruments Signal SwitchPDF, 769 Kb, File published: Sep 7, 2001
Texas Instruments offers a wide variety of electronic switches (digital analog bilateral bilateral analog) in a variety of families including CBT CBTLV HC LV and LVC. Depending on the application the right solution may be an analog switch that passes digital signals or vice versa. This application report summarizes the various switching technologies and provides considerations for choosi - TI IBIS File Creation Validation and Distribution ProcessesPDF, 380 Kb, File published: Aug 29, 2002
The Input/Output Buffer Information Specification (IBIS) also known as ANSI/EIA-656 has become widely accepted among electronic design automation (EDA) vendors semiconductor vendors and system designers as the format for digital electrical interface data. Because IBIS models do not reveal proprietary internal processes or architectural information semiconductor vendors? support for IBIS con - Live InsertionPDF, 150 Kb, File published: Oct 1, 1996
Many applications require the ability to exchange modules in electronic systems without removing the supply voltage from the module (live insertion). For example an electronic telephone exchange must always remain operational even during module maintenance and repair. To avoid damaging components additional circuitry modifications are necessary. This document describes in detail the phenomena tha - Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)PDF, 614 Kb, Revision: C, File published: Dec 2, 2015
- Semiconductor Packing Material Electrostatic Discharge (ESD) ProtectionPDF, 337 Kb, File published: Jul 8, 2004
Forty-eight-pin TSSOP components that were packaged using Texas Instruments (TI) standard packing methodology were subjected to electrical discharges between 0.5 and 20 kV as generated by an IEC ESD simulator to determine the level of ISD protection provided by the packing materials. The testing included trays tape and reel and magazines. Additional units were subjected to the same discharge - Implementation of FSK Modulation and Demodulation using CD74HC4046APDF, 1.3 Mb, File published: Nov 25, 2013
- Designing With Logic (Rev. C)PDF, 186 Kb, Revision: C, File published: Jun 1, 1997
Data sheets which usually give information on device behavior only under recommended operating conditions may only partially answer engineering questions that arise during the development of systems using logic devices. However information is frequently needed regarding the behavior of the device outside the conditions in the data sheet. Such questions might be:?How does a bus driver behave w - Introduction to LogicPDF, 93 Kb, File published: Apr 30, 2015
- Implications of Slow or Floating CMOS Inputs (Rev. D)PDF, 260 Kb, Revision: D, File published: Jun 23, 2016
- CMOS Phase-Locked-Loop Applications (Rev. B)PDF, 687 Kb, Revision: B, File published: Sep 19, 2002
Applications of the HC/HCT4046A phase-locked loop (PLL) and HC/HCT7046A PLL with lock detection are provided including design examples with calculated and measured results. Features of these devices relative to phase comparators lock indicators voltage-controlled oscillators (VCOs) and filter design are presented. - CMOS Power Consumption and CPD Calculation (Rev. B)PDF, 89 Kb, Revision: B, File published: Jun 1, 1997
Reduction of power consumption makes a device more reliable. The need for devices that consume a minimum amount of power was a major driving force behind the development of CMOS technologies. As a result CMOS devices are best known for low power consumption. However for minimizing the power requirements of a board or a system simply knowing that CMOS devices may use less power than equivale - Using High Speed CMOS and Advanced CMOS in Systems With Multiple VccPDF, 43 Kb, File published: Apr 1, 1996
Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren
Model Line
Series: CD54HC4046A (3)
Manufacturer's Classification
- Semiconductors> Space & High Reliability> Logic Products> Specialty Logic Products> Phase-Locked-Loop (PLL)Products/Oscillators