Datasheet Texas Instruments CD74HCT112

ManufacturerTexas Instruments
SeriesCD74HCT112
Datasheet Texas Instruments CD74HCT112

High Speed CMOS Logic Dual Negative-Edge-Triggered J-K Flip-Flops with Set and Reset

Datasheets

CD54HC112, CD74HC112, CD54HCT112, CD74HCT112 datasheet
PDF, 749 Kb, Revision: H, File published: Oct 13, 2003
Extract from the document

Prices

Status

CD74HCT112ECD74HCT112EE4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

CD74HCT112ECD74HCT112EE4
N12
Pin1616
Package TypeNN
Industry STD TermPDIPPDIP
JEDEC CodeR-PDIP-TR-PDIP-T
Package QTY2525
CarrierTUBETUBE
Device MarkingCD74HCT112ECD74HCT112E
Width (mm)6.356.35
Length (mm)19.319.3
Thickness (mm)3.93.9
Pitch (mm)2.542.54
Max Height (mm)5.085.08
Mechanical DataDownloadDownload

Parametrics

Parameters / ModelsCD74HCT112E
CD74HCT112E
CD74HCT112EE4
CD74HCT112EE4
Bits22
F @ Nom Voltage(Max), Mhz2525
ICC @ Nom Voltage(Max), mA0.040.04
Output Drive (IOL/IOH)(Max), mA-6/6-6/6
Package GroupPDIPPDIP
Package Size: mm2:W x L, PKGSee datasheet (PDIP)See datasheet (PDIP)
RatingCatalogCatalog
Schmitt TriggerNoNo
Technology FamilyHCTHCT
VCC(Max), V5.55.5
VCC(Min), V4.54.5
Voltage(Nom), V55
tpd @ Nom Voltage(Max), ns4444

Eco Plan

CD74HCT112ECD74HCT112EE4
RoHSCompliantCompliant
Pb FreeYesYes

Application Notes

  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, Revision: A, File published: Feb 6, 2015

Model Line

Series: CD74HCT112 (2)

Manufacturer's Classification

  • Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop