Datasheet Texas Instruments CDC516DGGR

ManufacturerTexas Instruments
SeriesCDC516
Part NumberCDC516DGGR
Datasheet Texas Instruments CDC516DGGR

3.3V Phase Lock Loop Clock Driver with 3-State Outputs 48-TSSOP

Datasheets

CDC516: 3.3-V Phase-Lock Loop Clock Driver datasheet
PDF, 479 Kb, Revision: B, File published: Dec 2, 2004
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin48
Package TypeDGG
Industry STD TermTSSOP
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device MarkingCDC516
Width (mm)6.1
Length (mm)12.5
Thickness (mm)1.15
Pitch (mm).5
Max Height (mm)1.2
Mechanical DataDownload

Parametrics

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)200 ps
Number of Outputs16
Operating Frequency Range(Max)125 MHz
Operating Frequency Range(Min)25 MHz
Package GroupTSSOP
Package Size: mm2:W x L48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) PKG
RatingCatalog
VCC3.3 V
t(phase error)400 ps
tsk(o)200 ps

Eco Plan

RoHSCompliant

Application Notes

  • High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)
    PDF, 109 Kb, Revision: A, File published: Sep 23, 1998
    The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo

Model Line

Manufacturer's Classification

  • Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers