Datasheet Texas Instruments CDC582PAH

ManufacturerTexas Instruments
SeriesCDC582
Part NumberCDC582PAH
Datasheet Texas Instruments CDC582PAH

3.3V PLL Clock Driver with LVPECL Output & LVTTL Outputs with 1/2x, 1x and 2x Frequency Options 52-TQFP

Datasheets

3.3-V Phase-Lock Loop Clock Driver With Differential LVPECL Clock Inputs datasheet
PDF, 150 Kb, Revision: B, File published: Feb 1, 1996
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityYes

Packaging

Pin52
Package TypePAH
Industry STD TermTQFP
JEDEC CodeS-PQFP-G
Package QTY160
CarrierJEDEC TRAY (10+1)
Device MarkingCDC582
Width (mm)10
Length (mm)10
Thickness (mm)1
Pitch (mm).65
Max Height (mm)1.2
Mechanical DataDownload

Parametrics

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)200 ps
Number of Outputs12
Operating Frequency Range(Max)100 MHz
Operating Frequency Range(Min)25 MHz
Package GroupTQFP
Package Size: mm2:W x L52TQFP: 144 mm2: 12 x 12(TQFP) PKG
RatingCatalog
VCC3.3 V
t(phase error)500 ps
tsk(o)500 ps

Eco Plan

RoHSCompliant

Application Notes

  • Application and Design Considerations for CDC5xx Phase-Lock Loop Clock Drivers
    PDF, 101 Kb, File published: Apr 1, 1996
    Today?s high-speed system designs require stringent propagation and skew parameters to maintain desired system performance. TI developed the CDC5XX platform of PLL clock drivers to meet the need for high-performance clock system components. This document describes the features and functions of the CDC5XX and discusses design considerations and configurations for the CDC586, CDC582, and CDC2582 clo

Model Line

Series: CDC582 (2)

Manufacturer's Classification

  • Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers