Datasheet Texas Instruments DAC3282
Manufacturer | Texas Instruments |
Series | DAC3282 |
Dual-Channel, 16-Bit, 625-MSPS, 1x-2x Interpolating Digital-to-Analog Converter (DAC)
Datasheets
DAC3282 16-Bit, 625 MSPS, 2x Interpolating, Dual-Channel Digital-to-Analog Converter (DAC) datasheet
PDF, 2.1 Mb, Revision: C, File published: Mar 31, 2015
Extract from the document
Prices
Status
DAC3282IRGZR | DAC3282IRGZT | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | No |
Packaging
DAC3282IRGZR | DAC3282IRGZT | |
---|---|---|
N | 1 | 2 |
Pin | 48 | 48 |
Package Type | RGZ | RGZ |
Industry STD Term | VQFN | VQFN |
JEDEC Code | S-PQFP-N | S-PQFP-N |
Package QTY | 2500 | 250 |
Carrier | LARGE T&R | SMALL T&R |
Device Marking | DAC3282I | DAC3282I |
Width (mm) | 7 | 7 |
Length (mm) | 7 | 7 |
Thickness (mm) | .9 | .9 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1 | 1 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | DAC3282IRGZR | DAC3282IRGZT |
---|---|---|
Architecture | Current Sink | Current Sink |
DAC Channels | 2 | 2 |
Interface | Parallel LVDS | Parallel LVDS |
Interpolation | 1x,2x | 1x,2x |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | VQFN | VQFN |
Package Size: mm2:W x L, PKG | 48VQFN: 49 mm2: 7 x 7(VQFN) | 48VQFN: 49 mm2: 7 x 7(VQFN) |
Power Consumption(Typ), mW | 950 | 950 |
Rating | Catalog | Catalog |
Resolution, Bits | 16 | 16 |
SFDR, dB | 83 | 83 |
Sample / Update Rate, MSPS | 625 | 625 |
Eco Plan
DAC3282IRGZR | DAC3282IRGZT | |
---|---|---|
RoHS | Compliant | Compliant |
Application Notes
- Design of Differential Filters for High-Speed Signal Chains (Rev. B)PDF, 166 Kb, Revision: B, File published: Apr 30, 2010
Differential filters have many desirable attributes. The task of designing differential filters can seem daunting at first. Single-ended filters designed in any filter design package can be converted to a differential implementation. This application report explores simple conversion techniques for low-pass, high-pass, and band-pass LC filters. - DAC348x Device Configuration and SynchronizationPDF, 317 Kb, File published: Feb 18, 2013
- Interfacing op amps to high-speed DACs, Part 1: Current-sinking DACsPDF, 319 Kb, File published: Jul 14, 2009
- Interfacing op amps to high-speed DACs, Part 2: Current-sourcing DACsPDF, 617 Kb, File published: Oct 4, 2009
- Passive Terminations for Current Output DACsPDF, 244 Kb, File published: Nov 10, 2008
The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance - Q3 2009 Issue Analog Applications JournalPDF, 2.1 Mb, File published: Jul 14, 2009
- Q4 2009 Issue Analog Applications JournalPDF, 1.5 Mb, File published: Oct 4, 2009
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, File published: Apr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, File published: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, File published: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
Model Line
Series: DAC3282 (2)
Manufacturer's Classification
- Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)