Datasheet Texas Instruments DAC5681Z

ManufacturerTexas Instruments
SeriesDAC5681Z
Datasheet Texas Instruments DAC5681Z

16-Bit, 1.0-GSPS, 1x-4x Interpolating Digital-to-Analog Converter (DAC)

Datasheets

16-BIT, 1.0 GSPS 2x-4x INTERPOLATING DAC. datasheet
PDF, 5.9 Mb, Revision: G, File published: Dec 3, 2015
Extract from the document

Prices

Status

DAC5681ZIRGCRDAC5681ZIRGCT
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoYes

Packaging

DAC5681ZIRGCRDAC5681ZIRGCT
N12
Pin6464
Package TypeRGCRGC
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY2000250
CarrierLARGE T&RSMALL T&R
Device MarkingDAC5681ZIDAC5681ZI
Width (mm)99
Length (mm)99
Thickness (mm).88.88
Pitch (mm).5.5
Max Height (mm)11
Mechanical DataDownloadDownload

Parametrics

Parameters / ModelsDAC5681ZIRGCR
DAC5681ZIRGCR
DAC5681ZIRGCT
DAC5681ZIRGCT
ArchitectureCurrent SinkCurrent Sink
DAC Channels11
InterfaceParallel LVDSParallel LVDS
Interpolation1x,2x,4x1x,2x,4x
Operating Temperature Range, C-40 to 85-40 to 85
Package GroupVQFNVQFN
Package Size: mm2:W x L, PKG64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)
Power Consumption(Typ), mW800800
RatingCatalogCatalog
Resolution, Bits1616
SFDR, dB8181
Sample / Update Rate, MSPS10001000

Eco Plan

DAC5681ZIRGCRDAC5681ZIRGCT
RoHSCompliantCompliant

Application Notes

  • Passive Terminations for Current Output DACs
    PDF, 244 Kb, File published: Nov 10, 2008
    The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance
  • High Speed Digital-to-Analog Converters Basics (Rev. A)
    PDF, 829 Kb, Revision: A, File published: Oct 23, 2012
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, File published: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, File published: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers

Model Line

Series: DAC5681Z (2)

Manufacturer's Classification

  • Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)