Datasheet Texas Instruments DS92LV1212A

ManufacturerTexas Instruments
SeriesDS92LV1212A
Datasheet Texas Instruments DS92LV1212A

16 MHz - 40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery

Datasheets

DS92LV1212A 16-40MHz 10-Bit Bus LVDS Random Lck Deserializer w/Embedded Clk Rec datasheet
PDF, 406 Kb, Revision: D, File published: May 14, 2004
Extract from the document

Prices

Status

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
Lifecycle StatusNRND (Not recommended for new designs)Active (Recommended for new designs)NRND (Not recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesNoNoNo

Packaging

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
N1234
Pin28282828
Package TypeDBDBDBDB
Industry STD TermSSOPSSOPSSOPSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY474720002000
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingMSAMSAMSAMSA
Width (mm)5.35.35.35.3
Length (mm)10.210.210.210.2
Thickness (mm)1.951.951.951.95
Pitch (mm).65.65.65.65
Max Height (mm)2222
Mechanical DataDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsDS92LV1212AMSA
DS92LV1212AMSA
DS92LV1212AMSA/NOPB
DS92LV1212AMSA/NOPB
DS92LV1212AMSAX
DS92LV1212AMSAX
DS92LV1212AMSAX/NOPB
DS92LV1212AMSAX/NOPB
ESD, kV2222
FunctionDeserializerDeserializerDeserializerDeserializer
Input CompatibilityLVDS,BLVDSLVDS,BLVDSLVDS,BLVDSLVDS,BLVDS
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output CompatibilityLVTTLLVTTLLVTTLLVTTL
Package GroupSSOPSSOPSSOPSSOP
Package Size: mm2:W x L, PKG28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)
ProtocolsChannel-Link IChannel-Link IChannel-Link IChannel-Link I
RatingCatalogCatalogCatalogCatalog
Supply Voltage(s), V3.33.33.33.3

Eco Plan

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
RoHSSee ti.comCompliantSee ti.comCompliant

Application Notes

  • How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask (Rev. A)
    PDF, 2.0 Mb, Revision: A, File published: Apr 26, 2013
    The following application report contains information that will help you validate signal quality on a BLVDS SER/DES link. How to capture an eye pattern, how to generate an eye mask, and how to validate signal quality are all explained in detail in this document.
  • DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E)
    PDF, 170 Kb, Revision: E, File published: Apr 29, 2013
    Reduction in system size, increase in system performance and savings in system cost are valuablebenefits that SER/DES devices (Serializers and Deserializers) bring to many system designers. Thesebenefits are the reason why SER/DES are integral pieces of many of today’s high-speed systems.One of the design constraints for these systems is the maximum transmission distance between a serializer

Model Line

Manufacturer's Classification

  • Semiconductors> Interface> Serializer, Deserializer> BLVDS/LVDS SerDes (<100 MHz)