Datasheet Texas Instruments SN74LVT125-EP

ManufacturerTexas Instruments
SeriesSN74LVT125-EP
Datasheet Texas Instruments SN74LVT125-EP

Enhanced Product 3.3-V Abt Quadruple Bus Buffers With 3-State Outputs

Datasheets

SN74LVT125-EP datasheet
PDF, 485 Kb, Revision: A, File published: May 17, 2005
Extract from the document

Prices

Status

SN74LVT125QPWREPV62/04705-01XE
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

SN74LVT125QPWREPV62/04705-01XE
N12
Pin1414
Package TypePWPW
Industry STD TermTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY20002000
CarrierLARGE T&RLARGE T&R
Device MarkingLVT125ELVT125E
Width (mm)4.44.4
Length (mm)55
Thickness (mm)11
Pitch (mm).65.65
Max Height (mm)1.21.2
Mechanical DataDownloadDownload

Parametrics

Parameters / ModelsSN74LVT125QPWREP
SN74LVT125QPWREP
V62/04705-01XE
V62/04705-01XE
Bits44
Input TypeTTL/CMOSTTL/CMOS
Operating Temperature Range, C-40 to 125-40 to 125
Output TypeLVTTLLVTTL
Package GroupTSSOPTSSOP
Package Size: mm2:W x L, PKG14TSSOP: 32 mm2: 6.4 x 5(TSSOP)14TSSOP: 32 mm2: 6.4 x 5(TSSOP)
RatingHiRel Enhanced ProductHiRel Enhanced Product
Schmitt TriggerNoNo
Technology FamilyLVTLVT
VCC(Max), V3.63.6
VCC(Min), V2.72.7
Voltage(Nom), V3.33.3

Eco Plan

SN74LVT125QPWREPV62/04705-01XE
RoHSCompliantCompliant

Application Notes

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, File published: Dec 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.

Model Line

Series: SN74LVT125-EP (2)

Manufacturer's Classification

  • Semiconductors> Space & High Reliability> Logic Products> Buffers/Drivers/Transceivers> Buffer Drivers