Datasheet Texas Instruments SN74LVTH16652

ManufacturerTexas Instruments
SeriesSN74LVTH16652
Datasheet Texas Instruments SN74LVTH16652

3.3 V ABT 16-Bit Bus Transceivers And Registers With 3-State Outputs

Datasheets

3.3-V ABT 16-Bit Bus Transceivers And Registers With 3-State Outputs datasheet
PDF, 1.1 Mb, Revision: K, File published: Apr 7, 1999
Extract from the document

Prices

Status

SN74LVTH16652DGGRSN74LVTH16652DL
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

SN74LVTH16652DGGRSN74LVTH16652DL
N12
Pin5656
Package TypeDGGDL
Industry STD TermTSSOPSSOP
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY200020
CarrierLARGE T&RTUBE
Device MarkingLVTH16652LVTH16652
Width (mm)6.17.49
Length (mm)1418.41
Thickness (mm)1.152.59
Pitch (mm).5.635
Max Height (mm)1.22.79
Mechanical DataDownloadDownload

Parametrics

Parameters / ModelsSN74LVTH16652DGGR
SN74LVTH16652DGGR
SN74LVTH16652DL
SN74LVTH16652DL
Bits1616
F @ Nom Voltage(Max), Mhz160160
ICC @ Nom Voltage(Max), mA0.0050.005
Operating Temperature Range, C-40 to 85-40 to 85
Output Drive (IOL/IOH)(Max), mA-32/64-32/64
Package GroupTSSOPSSOP
Package Size: mm2:W x L, PKG56TSSOP: 113 mm2: 8.1 x 14(TSSOP)56SSOP: 191 mm2: 10.35 x 18.42(SSOP)
RatingCatalogCatalog
Schmitt TriggerNoNo
Technology FamilyLVTLVT
VCC(Max), V3.63.6
VCC(Min), V2.72.7
Voltage(Nom), V3.33.3
tpd @ Nom Voltage(Max), ns4.24.2

Eco Plan

SN74LVTH16652DGGRSN74LVTH16652DL
RoHSCompliantCompliant

Application Notes

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, File published: Dec 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, File published: Feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

Model Line

Series: SN74LVTH16652 (2)

Manufacturer's Classification

  • Semiconductors> Logic> Buffer/Driver/Transceiver> Registered Transceiver