Datasheet Texas Instruments SN74LVTH32373
Manufacturer | Texas Instruments |
Series | SN74LVTH32373 |
3.3-V ABT 32-Bit Transparent D-Type Latch With 3-State Outputs
Datasheets
SN74LVTH32373 datasheet
PDF, 781 Kb, Revision: B, File published: Dec 1, 2006
Extract from the document
Prices
Status
SN74LVTH32373GKER | SN74LVTH32373ZKER | |
---|---|---|
Lifecycle Status | NRND (Not recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | No |
Packaging
SN74LVTH32373GKER | SN74LVTH32373ZKER | |
---|---|---|
N | 1 | 2 |
Pin | 96 | 96 |
Package Type | GKE | ZKE |
Industry STD Term | BGA MICROSTAR | BGA MICROSTAR |
JEDEC Code | R-PBGA-N | R-PBGA-N |
Package QTY | 1000 | 1000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | HV373 | HV373 |
Width (mm) | 5.5 | 5.5 |
Length (mm) | 13.5 | 13.5 |
Thickness (mm) | .9 | .85 |
Pitch (mm) | .8 | .8 |
Max Height (mm) | 1.4 | 1.4 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | SN74LVTH32373GKER | SN74LVTH32373ZKER |
---|---|---|
3-State Output | Yes | Yes |
Bits | 32 | 32 |
F @ Nom Voltage(Max), Mhz | 160 | 160 |
ICC @ Nom Voltage(Max), mA | 10 | 10 |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Output Drive (IOL/IOH)(Max), mA | 64/-32 | 64/-32 |
Package Group | LFBGA | LFBGA |
Package Size: mm2:W x L, PKG | 96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA) | 96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA) |
Rating | Catalog | Catalog |
Schmitt Trigger | No | No |
Technology Family | LVT | LVT |
VCC(Max), V | 3.6 | 3.6 |
VCC(Min), V | 2.7 | 2.7 |
Voltage(Nom), V | 3.3 | 3.3 |
tpd @ Nom Voltage(Max), ns | 3.8 | 3.8 |
Eco Plan
SN74LVTH32373GKER | SN74LVTH32373ZKER | |
---|---|---|
RoHS | See ti.com | Compliant |
Application Notes
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, File published: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, File published: Feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Model Line
Series: SN74LVTH32373 (2)
Manufacturer's Classification
- Semiconductors> Logic> Flip-Flop/Latch/Register> D-Type Latch