Datasheet Texas Instruments SN74LVTH540

ManufacturerTexas Instruments
SeriesSN74LVTH540
Datasheet Texas Instruments SN74LVTH540

3.3V ABT Octal Buffers/Drivers With 3-State Outputs

Datasheets

SN54LVTH540, SN74LVTH540 datasheet
PDF, 876 Kb, Revision: G, File published: Oct 10, 2003
Extract from the document

Prices

Status

SN74LVTH540DBLESN74LVTH540DBRSN74LVTH540DWSN74LVTH540DWRSN74LVTH540PWSN74LVTH540PWG4SN74LVTH540PWLESN74LVTH540PWR
Lifecycle StatusObsolete (Manufacturer has discontinued the production of the device)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Obsolete (Manufacturer has discontinued the production of the device)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNoNoNoYesNo

Packaging

SN74LVTH540DBLESN74LVTH540DBRSN74LVTH540DWSN74LVTH540DWRSN74LVTH540PWSN74LVTH540PWG4SN74LVTH540PWLESN74LVTH540PWR
N12345678
Pin2020202020202020
Package TypeDBDBDWDWPWPWPWPW
Industry STD TermSSOPSSOPSOICSOICTSSOPTSSOPTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Width (mm)5.35.37.57.54.44.44.44.4
Length (mm)7.27.212.812.86.56.56.56.5
Thickness (mm)1.951.952.352.351111
Pitch (mm).65.651.271.27.65.65.65.65
Max Height (mm)222.652.651.21.21.21.2
Mechanical DataDownloadDownloadDownloadDownloadDownloadDownloadDownloadDownload
Package QTY200025200070702000
CarrierLARGE T&RTUBELARGE T&RTUBETUBELARGE T&R
Device MarkingLXH540LVTH540LVTH540LXH540LXH540LXH540

Parametrics

Parameters / ModelsSN74LVTH540DBLE
SN74LVTH540DBLE
SN74LVTH540DBR
SN74LVTH540DBR
SN74LVTH540DW
SN74LVTH540DW
SN74LVTH540DWR
SN74LVTH540DWR
SN74LVTH540PW
SN74LVTH540PW
SN74LVTH540PWG4
SN74LVTH540PWG4
SN74LVTH540PWLE
SN74LVTH540PWLE
SN74LVTH540PWR
SN74LVTH540PWR
Approx. Price (US$)0.55 | 1ku0.55 | 1ku
Bits888888
Bits(#)88
F @ Nom Voltage(Max), Mhz160160160160160160
F @ Nom Voltage(Max)(Mhz)160160
ICC @ Nom Voltage(Max), mA0.0050.0050.0050.0050.0050.005
ICC @ Nom Voltage(Max)(mA)0.0050.005
Input TypeCMOS
TTL
CMOS
TTL
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Operating Temperature Range(C)-40 to 85-40 to 85
Output Drive (IOL/IOH)(Max), mA-32/64-32/64-32/64-32/64-32/64-32/64
Output Drive (IOL/IOH)(Max)(mA)-32/64-32/64
Output TypeCMOSCMOS
Package GroupSSOPSSOPSOICSOICTSSOPTSSOPTSSOPTSSOP
Package Size: mm2:W x L, PKG20SSOP: 56 mm2: 7.8 x 7.2(SSOP)20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)
Package Size: mm2:W x L (PKG)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)
RatingCatalogCatalogCatalogCatalogCatalogCatalogCatalogCatalog
Schmitt TriggerNoNoNoNoNoNoNoNo
Technology FamilyLVTLVTLVTLVTLVTLVTLVTLVT
VCC(Max), V3.63.63.63.63.63.6
VCC(Max)(V)3.63.6
VCC(Min), V2.72.72.72.72.72.7
VCC(Min)(V)2.72.7
Voltage(Nom), V3.33.33.33.33.33.3
Voltage(Nom)(V)3.33.3
tpd @ Nom Voltage(Max), ns4.64.64.64.64.64.6
tpd @ Nom Voltage(Max)(ns)4.64.6

Eco Plan

SN74LVTH540DBLESN74LVTH540DBRSN74LVTH540DWSN74LVTH540DWRSN74LVTH540PWSN74LVTH540PWG4SN74LVTH540PWLESN74LVTH540PWR
RoHSNot CompliantCompliantCompliantCompliantCompliantCompliantNot CompliantCompliant
Pb FreeNoNo

Application Notes

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, File published: Dec 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, File published: Feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

Model Line

Manufacturer's Classification

  • Semiconductors> Logic> Buffer/Driver/Transceiver> Inverting Buffer/Driver