Datasheet Texas Instruments TLV2548M
Manufacturer | Texas Instruments |
Series | TLV2548M |
12-Bit 200 kSPS ADC Ser. Out, Auto Pwrdn (S/W and H/W), Low Power W/8 x FIFO W/8 Ch.
Datasheets
3-V to 5.5-V, 12-Bit, 200-KSPS, 4-/8-Channel, Low-Power Serial Analog-to-Digital datasheet
PDF, 1.6 Mb, Revision: F, File published: Oct 7, 2009
Extract from the document
Prices
Status
5962-9957001Q2A | TLV2548MFKB | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No |
Packaging
5962-9957001Q2A | TLV2548MFKB | |
---|---|---|
N | 1 | 2 |
Pin | 20 | 20 |
Package Type | FK | FK |
Industry STD Term | LCCC | LCCC |
JEDEC Code | S-CQCC-N | S-CQCC-N |
Package QTY | 1 | 1 |
Carrier | TUBE | TUBE |
Device Marking | TLV2548 | TLV2548 |
Width (mm) | 8.89 | 8.89 |
Length (mm) | 8.89 | 8.89 |
Thickness (mm) | 1.83 | 1.83 |
Pitch (mm) | 1.27 | 1.27 |
Max Height (mm) | 2.03 | 2.03 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | 5962-9957001Q2A | TLV2548MFKB |
---|---|---|
# Input Channels | 8 | 8 |
Analog Voltage AVDD(Max), V | 5.5 | 5.5 |
Analog Voltage AVDD(Min), V | 3 | 3 |
Architecture | SAR | SAR |
Digital Supply(Max), V | 5.5 | 5.5 |
Digital Supply(Min), V | 3 | 3 |
ENOB, Bits | 11.6 | 11.6 |
INL(Max), +/-LSB | 1.2 | 1.2 |
Interface | SPI | SPI |
Operating Temperature Range, C | -55 to 125 | -55 to 125 |
Package Group | LCCC | LCCC |
Package Size: mm2:W x L, PKG | 20LCCC: 79 mm2: 8.89 x 8.89(LCCC) | 20LCCC: 79 mm2: 8.89 x 8.89(LCCC) |
Power Consumption(Typ), mW | 3.3 | 3.3 |
Rating | Military | Military |
Reference Mode | Ext,Int | Ext,Int |
Resolution, Bits | 12 | 12 |
SFDR, dB | 84 | 84 |
SNR, dB | 70 | 70 |
Sample Rate (max), SPS | 200kSPS | 200kSPS |
Eco Plan
5962-9957001Q2A | TLV2548MFKB | |
---|---|---|
RoHS | See ti.com | See ti.com |
Application Notes
- Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)PDF, 227 Kb, Revision: A, File published: Nov 10, 2010
This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different - Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, File published: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
Model Line
Series: TLV2548M (2)
Manufacturer's Classification
- Semiconductors> Space & High Reliability> Data Converter> Analog to Digital Converters