Datasheet Texas Instruments TLV2548M

ManufacturerTexas Instruments
SeriesTLV2548M
Datasheet Texas Instruments TLV2548M

12-Bit 200 kSPS ADC Ser. Out, Auto Pwrdn (S/W and H/W), Low Power W/8 x FIFO W/8 Ch.

Datasheets

3-V to 5.5-V, 12-Bit, 200-KSPS, 4-/8-Channel, Low-Power Serial Analog-to-Digital datasheet
PDF, 1.6 Mb, Revision: F, File published: Oct 7, 2009
Extract from the document

Prices

Status

5962-9957001Q2ATLV2548MFKB
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

5962-9957001Q2ATLV2548MFKB
N12
Pin2020
Package TypeFKFK
Industry STD TermLCCCLCCC
JEDEC CodeS-CQCC-NS-CQCC-N
Package QTY11
CarrierTUBETUBE
Device MarkingTLV2548TLV2548
Width (mm)8.898.89
Length (mm)8.898.89
Thickness (mm)1.831.83
Pitch (mm)1.271.27
Max Height (mm)2.032.03
Mechanical DataDownloadDownload

Parametrics

Parameters / Models5962-9957001Q2A
5962-9957001Q2A
TLV2548MFKB
TLV2548MFKB
# Input Channels88
Analog Voltage AVDD(Max), V5.55.5
Analog Voltage AVDD(Min), V33
ArchitectureSARSAR
Digital Supply(Max), V5.55.5
Digital Supply(Min), V33
ENOB, Bits11.611.6
INL(Max), +/-LSB1.21.2
InterfaceSPISPI
Operating Temperature Range, C-55 to 125-55 to 125
Package GroupLCCCLCCC
Package Size: mm2:W x L, PKG20LCCC: 79 mm2: 8.89 x 8.89(LCCC)20LCCC: 79 mm2: 8.89 x 8.89(LCCC)
Power Consumption(Typ), mW3.33.3
RatingMilitaryMilitary
Reference ModeExt,IntExt,Int
Resolution, Bits1212
SFDR, dB8484
SNR, dB7070
Sample Rate (max), SPS200kSPS200kSPS

Eco Plan

5962-9957001Q2ATLV2548MFKB
RoHSSee ti.comSee ti.com

Application Notes

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revision: A, File published: Nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, File published: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Model Line

Series: TLV2548M (2)

Manufacturer's Classification

  • Semiconductors> Space & High Reliability> Data Converter> Analog to Digital Converters