PDF, 295 Kb, Revision: 2017-12-01
Extract from the document
DATASHEET
HM-6514/883 FN2996
Rev.1.00
March 1997 1024 x 4 CMOS RAM Features Description This Circuit is Processed in Accordance to MIL-STD883 and is Fully Conformant Under the Provisions of
Paragraph 1.2.1. The HM-6514/883 is a 1024 x 4 static CMOS RAM fabricated using self-aligned silicon gate technology. The device
utilizes synchronous circuitry to achieve high performance
and low power operation. Low Power Standby . 125пЃW Max Low Power Operation 35mW/MHz Max Data Retention . at 2.0V Min TTL Compatible Input/Output Common Data Input/Output Three-State Output Standard JEDEC Pinout Fast Access Time 120/200ns Max 18 Pin Package for High Density On chip latches are provided for addresses allowing efficient
interfacing with microprocessor systems. The data output
can be forced to a high impedance state for use in expanded
memory arrays.
Gated inputs allow lower operating current and also eliminates
the need for pull up or pull down resistors. The HM-6514/883 is
fully static RAM and may be maintained in any state for an
indefinite period of time.
Data retention supply voltage and supply current are guaranteed over temperature. Gated Inputs -No Pull Up or Pull Down Resistors
Required On-Chip Address Register Ordering Information
120ns
HM1-6514S/883 200ns
HM1-6514B/883 300ns TEMPERATURE RANGE
-55oC to 125oC HM1-6514/883 PACKAGE
CERDIP PKG. NO.
F18.3 Pinout
HM-6514/883 …