Datasheet ADA4350 (Analog Devices) - 9

ManufacturerAnalog Devices
DescriptionFET Input Analog Front End with ADC Driver
Pages / Page38 / 9 — ADA4350. Data Sheet. 5 V FULL SYSTEM. Table 5. Parameter. Test …
RevisionB
File Format / SizePDF / 813 Kb
Document LanguageEnglish

ADA4350. Data Sheet. 5 V FULL SYSTEM. Table 5. Parameter. Test Conditions/Comments. Min. Typ. Max. Unit

ADA4350 Data Sheet 5 V FULL SYSTEM Table 5 Parameter Test Conditions/Comments Min Typ Max Unit

Text Version of Document

link to page 1
ADA4350 Data Sheet 5 V FULL SYSTEM
TA = 25°C, +VS = 5 V, −VS = 0 V, RF = 1 kΩ differential, unless otherwise specified.
Table 5. Parameter Test Conditions/Comments Min Typ Max Unit
DYNAMIC PERFORMANCE −3 dB Bandwidth G = −5, VOUT = 200 mV p-p 15 MHz G = −5, VOUT = 1 V p-p 14 MHz Slew Rate VOUT = 2 V step, 10% to 90% 30 V/µs HARMONIC PERFORMANCE Harmonic Distortion (HD2/HD3) G = −5, fC = 100 kHz −85/−94 dBc G = −5, fC = 1 MHz −66/−75 dBc Input Voltage Noise f = 10 Hz 92 nV/√Hz f = 100 kHz 4.4 nV/√Hz DC PERFORMANCE Input Bias Current At 25°C ±0.35 ±1.6 pA At 85°C ±8.5 ±30 pA INPUT CHARACTERISTICS Input Resistance Common mode 100 GΩ Input Capacitance Common mode 2 pF Differential mode 3 pF Input Common-Mode Voltage Range CMRR > 80 dB 0.5 3.8 V CMRR > 68 dB 0 3.9 V Common-Mode Rejection VCM = ±0.5 V 88 94 dB OUTPUT CHARACTERISTICS Linear Output Current VOUT = 1 V p-p, 60 dB SFDR 9 mA rms Short-Circuit Current Sinking/sourcing, RL < 1 Ω 41/63 mA Settling Time to 0.1% G = −5, VOUT = 2 V step 130 ns POWER SUPPLY Operating Range 3.3 12 V Quiescent Current Enabled 8 9 mA M1 disabled (see Figure 1) 6.5 mA All disabled 2 µA Positive Power Supply Rejection Ratio 86 dB Negative Power Supply Rejection Ratio 80 dB DIGITAL SUPPLIES (DVDD, DGND) DVDD, DGND Digital Supply Range 3.3 5.5 V Quiescent Current Enabled 50 µA Disabled 0.6 µA +VS to DGND Head Room ≥3.3 V Rev. B | Page 8 of 37 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY SPECIFICATIONS ±5 V FULL SYSTEM ±5 V FET INPUT AMPLIFIER ±5 V INTERNAL SWITCHING NETWORK AND DIGITAL PINS ±5 V ADC DRIVER 5 V FULL SYSTEM 5 V FET INPUT AMPLIFIER 5 V INTERNAL SWITCHING NETWORK AND DIGITAL PINS 5 V ADC DRIVER TIMING SPECIFICATIONS Timing Diagrams for Serial Mode ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE MAXIMUM POWER DISSIPATION ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISITICS FULL SYSTEM FET INPUT AMPLIFIER ADC DRIVER TEST CIRCUITS THEORY OF OPERATION KELVIN SWITCHING TECHNIQUES APPLICATIONS INFORMATION CONFIGURING THE ADA4350 SELECTING THE TRANSIMPEDANCE GAIN PATHS MANUALLY OR THROUGH THE PARALLEL INTERFACE SELECTING THE TRANSIMPEDANCE GAIN PATHS THROUGH THE SPI INTERFACE (SERIAL MODE) SPICE MODEL TRANSIMPEDANCE AMPLIFIER DESIGN THEORY TRANSIMPEDANCE GAIN AMPLIFIER PERFORMANCE THE EFFECT OF LOW FEEDBACK RESISTOR RFx USING THE T NETWORK TO IMPLEMENT LARGE FEEDBACK RESISTOR VALUES OUTLINE DIMENSIONS ORDERING GUIDE