Datasheet AD9652 (Analog Devices) - 8

ManufacturerAnalog Devices
Description16-bit, 310 MSPS, 3.3/1.8 V Dual Analog-to-Digital Converter (ADC)
Pages / Page37 / 8 — Data Sheet. AD9652. SWITCHING SPECIFICATIONS. Table 4. Parameter Test. …
RevisionC
File Format / SizePDF / 1.5 Mb
Document LanguageEnglish

Data Sheet. AD9652. SWITCHING SPECIFICATIONS. Table 4. Parameter Test. Conditions/Comments. Temperature. Min. Typ. Max. Unit

Data Sheet AD9652 SWITCHING SPECIFICATIONS Table 4 Parameter Test Conditions/Comments Temperature Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 9 link to page 9 link to page 9
Data Sheet AD9652 SWITCHING SPECIFICATIONS Table 4. Parameter Test Conditions/Comments Temperature Min Typ Max Unit
CLOCK INPUT PARAMETERS (CLK±) Input Clock Rate Full 80 1240 MHz Conversion Rate1 Full 80 310 MSPS Period—Divide by 1 Mode (tCLK) Full 3.2 ns Pulse Width High (tCH), Minimum Divide by 1 Mode DCS enabled Full 0.8 ns DCS disabled Full 1.3 ns Divide by 2 Mode Through Divide by 8 Mode Full 0.8 ns Aperture Delay (tA) Full 1.0 ns Aperture Uncertainty (Jitter, tJ) Full 0.1 ps rms DATA OUTPUT PARAMETERS LVDS Mode Data Propagation Delay (tPD) Full 290 ps DCO± Propagation Delay (tDCO) Full 290 ps DCO± to Data Skew (tSKEW) Full −80 −280 −480 ps2 Pipeline Delay (Latency) Full 26 Cycles Wake-Up Time From standby Full 100 μs From power-down Full 1 sec Out of Range Recovery Time Full 3 Cycles 1 Conversion rate is the clock rate after the divider. 2 Data transitions prior to DCO± edge transition.
TIMING SPECIFICATIONS Table 5. Parameter Test Conditions/Comments Min Typ Max Unit
SYNC TIMING REQUIREMENTS tSSYNC SYNC to the rising edge of CLK+ setup time 0.1 ns tHSYNC SYNC to the rising edge of CLK+ hold time 0.1 ns SPI TIMING REQUIREMENTS tDS Setup time between the data and the rising edge of SCLK 2 ns tDH Hold time between the data and the rising edge of SCLK 2 ns tCLK Period of the SCLK 40 ns tS Setup time between CSB and SCLK 2 ns tH Hold time between CSB and SCLK 2 ns tHIGH Minimum period that SCLK is in a logic high state 10 ns tLOW Minimum period that SCLK is in a logic low state 10 ns tEN_SDIO Time required for the SDIO pin to switch from an input to an output relative 10 ns to the SCLK falling edge (not shown in Timing Diagrams) tDIS_SDIO Time required for the SDIO pin to switch from an output to an input relative 10 ns to the SCLK rising edge (not shown in Timing Diagrams) tSPI_RST Time required after power-up, hard or soft reset until SPI access is available 500 μs (not shown in Timing Diagrams) Rev. B | Page 7 of 36 Document Outline Features Applications Functional Block Diagram General Description Product Highlights Revision History Specifications ADC DC Specifications ADC AC Specifications Digital Specifications Switching Specifications Timing Specifications Timing Diagrams Absolute Maximum Ratings Thermal Characteristics ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Equivalent Circuits Theory of Operation ADC Architecture Analog Input Considerations Input Common Mode Common-Mode Voltage Servo Dither Large Signal Fast Fourier Transform Small Signal FFT Static Linearity Differential Input Configurations Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations Power Dissipation and Standby Mode Internal Background Calibration Digital Outputs Timing Data Clock Output ADC Overrange Fast Threshold Detection (FDA/FDB) Serial Port Interface Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open and Reserved Locations Default Values Logic Levels Transfer Register Map Channel Specific Registers Memory Map Register Table Applications Information Design Guidelines Power and Ground Recommendations VCM RBIAS Reference Decoupling SPI Port Outline Dimensions Ordering Guide