Datasheet AD9211 (Analog Devices) - 10
Manufacturer | Analog Devices |
Description | 10-Bit, 200 MSPS/250 MSPS/300 MSPS, 1.8 V Analog-to-Digital Converter |
Pages / Page | 29 / 10 — AD9211. PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS. D1– 1. PIN 1. 42 … |
File Format / Size | PDF / 1.3 Mb |
Document Language | English |
AD9211. PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS. D1– 1. PIN 1. 42 AVDD. INDICATOR. D1+ 2. 41 AVDD. D2– 3. 40 CML. D2+ 4. 39 AVDD. D3– 5
Model Line for this Datasheet
Text Version of Document
link to page 11 link to page 11
AD9211 PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS ) ) B B S S D D L L ( ( + – N D D – + D + – C C C C O O G V D K K D 0 0 N N N N C C R R V L L V D D D D D D D D D D A C C A 6 5 4 3 2 1 0 9 8 7 6 5 5 5 5 5 5 4 3 5 5 4 4 4 4 4 4 4 D1– 1 PIN 1 42 AVDD INDICATOR D1+ 2 41 AVDD D2– 3 40 CML D2+ 4 39 AVDD D3– 5 38 AVDD D3+ 6 37 AVDD AD9211 DRVDD 7 36 VIN– DRGND 8 TOP VIEW 35 VIN+ D4– 9 (Not to Scale) 34 AVDD D4+ 10 33 AVDD D5– 11 32 AVDD D5+ 12 31 RBIAS D6– 13 PIN 0 (EXPOSED PADDLE) = AGND 30 AVDD D6+ 14 29 PWDN 5 6 7 8 0 1 1 1 1 9 1 1 2 2 22 32 42 52 62 72 82 – + – + – 7 + – + 7 8 8 9 9 S S T R D D B D R F E D D D D N D C S D ) O ) O G V D/ D/ C S B E B R R O K
4
S S D D I L R
-00
M M D C
1
DNC = DO NOT CONNECT ( ( S S
04 06 Figure 4. AD9211 Single Data Rate Mode Pin Configuration
Table 7. Single Data Rate Mode Pin Function Descriptions Pin No. Mnemonic Description
30, 32 to 34, 37 to 39, AVDD 1.8 V Analog Supply. 41 to 43, 46 7, 24, 47 DRVDD 1.8 V Digital Output Supply. 0 AGND1 Analog Ground. 8, 23, 48 DRGND1 Digital Output Ground. 35 VIN+ Analog Input—True. 36 VIN− Analog Input—Complement. 40 CML Common-Mode Output Pin. Enabled through the SPI, this pin provides a reference for the optimized internal bias voltage for VIN+/VIN−. 44 CLK+ Clock Input—True. 45 CLK− Clock Input—Complement. 31 RBIAS Set Pin for Chip Bias Current. (Place 1% 10 kΩ resistor terminated to ground.) Nominally 0.5 V. 28 RESET CMOS-Compatible Chip Reset (Active Low). 25 SDIO/DCS Serial Port Interface (SPI) Data Input/Output (Serial Port Mode); Duty Cycle Stabilizer Select (External Pin Mode). 26 SCLK/DFS Serial Port Interface Clock (Serial Port Mode); Data Format Select Pin (External Pin Mode). 27 CSB Serial Port Chip Select (Active Low). 29 PWDN Chip Power-Down. 49 DCO− Data Clock Output—Complement. 50 DCO+ Data Clock Output—True. 51 to 54 DNC Do Not Connect. 55 D0− D0 Complement Output Bit (LSB). 56 D0+ D0 True Output Bit (LSB). 1 D1− D1 Complement Output Bit. 2 D1+ D1 True Output Bit. 3 D2− D2 Complement Output Bit. 4 D2+ D2 True Output Bit. 5 D3− D3 Complement Output Bit. 6 D3+ D3 True Output Bit. 9 D4− D4 Complement Output Bit. 10 D4+ D4 True Output Bit. Rev. 0 | Page 9 of 28 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT AND VOLTAGE REFERENCE Differential Input Configurations CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS Digital Outputs and Timing Output Data Rate and Pinout Configuration Out-of-Range (OR) TIMING RBIAS AD9211 CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS OUTLINE DIMENSIONS ORDERING GUIDE