link to page 11 AD7655Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSNDABGNDNDFFFFAGNDAGNDINA1INANINA2REFAREFBINB2INBNINB1REFGNDREFAGAGINA1INANINA2REREINB2INBNINB1RERE48 47 464544 43 4241 40 39 38 37484746454443424140393837AGND 136DVDDAGND136 DVDDPIN 1AVDD235 CNVSTAVDD235 CNVSTA0334 PDA0334PDBYTESWAP433 RESETBYTESWAP433 RESETA/B532 CSDGND6AD765531 RDA/B532 CSTOP VIEWAD7655IMPULSE730 EOC(Not to Scale)DGND631SER/PARTOP VIEWRD829 BUSYD0928 D15IMPULSE7(Not to Scale)30 EOCD1 1027 D14SER/PAR829 BUSYD2/DIVSCLK[0] 1126 D13D3/DIVSCLK[1] 1225 D12D0928D15D1 1027 D14131415161718192021222324D2/DIVSCLK[0] 1126 D13TKNDKRNCDIDDDDNDUTNCD3/DIVSCLK[1] 1225 D12YCLVCLYT/INSSSXOGNODVDGDOSSRROS13 14151617 18 1920 21 2223 24/EINVINVD9/4RDC/D8/D10/RDEDD5/D6/D7/D11/OGNDOVDDDVDDDGNDNOTESD9/SCLK 035 D10/SYNC1. THE EPAD IS CONNECTED TO GROUND; HOWEVER, THIS CONNECTIOND4/EXT/INTD8/SDOUTD5/INVSYNCD6/INVSCLKIS NOT REQUIRED TO MEET SPECIFIED PERFORMANCE.D7/RDC/SDIN 03536- D11/RDERROR 03536-004 Figure 4. 48-Lead LQFP Pin Configuration Figure 5. 48-Lead LFCSP Pin Configuration Table 6. Pin Function Descriptions Pin No.MnemonicType1Description 1, 47, 48 AGND P Analog Power Ground Pin. 2 AVDD P Input Analog Power Pin. Nominally 5 V. 3 A0 DI Multiplexer Select. When LOW, the analog inputs INA1 and INB1 are sampled simultaneously, then converted. When HIGH, the analog inputs INA2 and INB2 are sampled simultaneously, then converted. 4 BYTESWAP DI Parallel Mode Selection (8 Bit, 16 Bit). When LOW, the LSB is output on D[7:0] and the MSB is output on D[15:8]. When HIGH, the LSB is output on D[15:8] and the MSB is output on D[7:0]. 5 A/B DI Data Channel Selection. In parallel mode, when LOW, the data from Channel B is read. When HIGH, the data from Channel A is read. In serial mode, when HIGH, Channel A is output first followed by Channel B. When LOW, Channel B is output first followed by Channel A. 6, 20 DGND P Digital Power Ground. 7 IMPULSE DI Mode Selection. When HIGH, this input selects a reduced power mode. In this mode, the power dissipation is approximately proportional to the sampling rate. 8 SER/PAR DI Serial/Parallel Selection Input. When LOW, the parallel port is selected; when HIGH, the serial interface mode is selected and some bits of the DATA bus are used as a serial port. 9, 10 D[0:1] DO Bit 0 and Bit 1 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs are in high impedance. 11, 12 D[2:3] or DI/O When SER/PAR is LOW, these outputs are used as Bit 2 and Bit 3 of the Parallel Port Data Output Bus. DIVSCLK[0:1] When SER/PAR is HIGH, EXT/INT is LOW, and RDC/SDIN is LOW, which is the serial master read after convert mode. These inputs, part of the serial port, are used to slow down the internal serial clock that clocks the data output. In the other serial modes, these inputs are not used. 13 D[4] DI/O When SER/PAR is LOW, this output is used as Bit 4 of the Parallel Port Data Output Bus. or EXT/INT When SER/PAR is HIGH, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock called, respectively, master and slave mode. With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a logic HIGH, output data is synchronized to an external clock signal connected to the SCLK input. 14 D[5] DI/O When SER/PAR is LOW, this output is used as Bit 5 of the Parallel Port Data Output Bus. or INVSYNC When SER/PAR is HIGH, this input, part of the serial port, is used to select the active state of the SYNC signal in Master modes. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW. Rev. E | Page 8 of 26 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION CIRCUIT INFORMATION MODES OF OPERATION TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAM ANALOG INPUTS INPUT CHANNEL MULTIPLEXER DRIVER AMPLIFIER CHOICE VOLTAGE REFERENCE INPUT POWER SUPPLY POWER DISSIPATION CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE Master Parallel Interface Slave Parallel Interface 8-Bit Interface (Master or Slave) Channel A/ Output SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read After Convert External Clock Data Read (Previous) During Convert MICROPROCESSOR INTERFACING SPI INTERFACE (ADSP-2191M) APPLICATION HINTS LAYOUT EVALUATING THE AD7655 PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE