AD7853/AD7853LTYPICAL TIMING DIAGRAMSI Figures 2 and 3 show typical read and write timing diagrams. 1.6mAOL Figure 2 shows the reading and writing after conversion in In- terface Modes 2 and 3. To attain the maximum sample rate of 100 kHz (AD7853L) or 200 kHz (AD7853) in Interface Modes TO OUTPUT+2.1V 2 and 3, reading and writing must be performed during conver- PINC sion. Figure 3 shows the timing diagram for Interface Modes 4 L100pF and 5 with sample rate of 100 kHz (AD7853L) or 200 kHz (AD7853). At least 400 ns acquisition time must be allowed 200 m AIOH (the time from the falling edge of BUSY to the next rising edge of CONVST) before the next conversion begins to ensure that Figure 1. Load Circuit for Digital Output Timing the part is settled to the 12-bit level. If the user does not want to Specifications provide the CONVST signal, the conversion can be initiated in software by writing to the control register. POLARITY PIN LOGIC HIGHtCONVERT = 4.6 m s MAX, 10 m s FOR L VERSIONtt1 = 100 ns MIN, t5 = 50/90 ns MAX 5V/3V, t7 = 40/60 ns MIN 5V/3V1CONVST (I/P)tCONVERTt2BUSY (O/P)SYNC (I/P)tt3t11915616SCLK (I/P)tt105tt12t66THREE-THREE-DOUT (O/P)DB15DB11DB0STATESTATEt7t8DB15DB11DB0 Figure 2. AD7853/AD7853L Timing Diagram (Typical Read and Write Operation for Interface Modes 2, 3) POLARITY PIN LOGIC HIGHtCONVERT = 4.6 m s MAX, 10 m s FOR L VERSIONtt1 = 100 ns MIN, t5 = 50/90 ns MAX 5V/3V, t7 = 40/60 ns MIN 5V/3V1CONVST (I/P)tCONVERTt2BUSY (O/P)SYNC (O/P)t4tt91115616SCLK (O/P)t10t5tt612THREE-THREE-DOUT (O/P)DB15DB11DB0STATESTATEt7t8DIN (I/P)DB15DB11DB0 Figure 3. AD7853/AD7853L Timing Diagram (Typical Read and Write Operation for Interface Modes 4, 5) REV. B –5–