Datasheet AD5379 (Analog Devices) - 8

ManufacturerAnalog Devices
Description40-Channel, 14-Bit, Parallel and Serial Input, Bipolar Voltage-Output DAC
Pages / Page29 / 8 — AD5379. SCLK. SYNC. t8 t9. DIN. DB23. DB0. t10. t11. BUSY. t12. t13. …
RevisionB
File Format / SizePDF / 460 Kb
Document LanguageEnglish

AD5379. SCLK. SYNC. t8 t9. DIN. DB23. DB0. t10. t11. BUSY. t12. t13. LDAC1. t14. VOUT. t15. LDAC2. t18. CLR. t19

AD5379 SCLK SYNC t8 t9 DIN DB23 DB0 t10 t11 BUSY t12 t13 LDAC1 t14 VOUT t15 LDAC2 t18 CLR t19

Model Line for this Datasheet

Text Version of Document

AD5379 t1 SCLK 1 2 24 24 t3 t2 t4 t5 t7 t6 SYNC t8 t9 DIN DB23 DB0 t10 t11 BUSY t12 t13 t LDAC1 17 t14 VOUT t15 t13 LDAC2 t t 17 16 VOUT t18 CLR t19 VOUT 1LDAC ACTIVE DURING BUSY 2LDAC ACTIVE AFTER BUSY t25 RESET VOUT t19 t26 BUSY
03165-004 Figure 4. Serial Interface Timing Diagram (Standalone Mode) Rev. B | Page 7 of 28 Document Outline FEATURES APPLICATIONS TABLE OF CONTENTS GENERAL DESCRIPTION SPECIFICATIONS AC CHARACTERISTICS TIMING CHARACTERISTICS SERIAL INTERFACE PARALLEL INTERFACE ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS FUNCTIONAL DESCRIPTION DAC ARCHITECTURE—GENERAL CHANNEL GROUPS TRANSFER FUNCTION VBIAS FUNCTION REFERENCE SELECTION Reference Selection Example CALIBRATION Calibration Example CLEAR FUNCTION Hardware Clear Software Clear /BUSY AND /LDAC FUNCTIONS FIFO VS. NON-FIFO OPERATION /BUSY INPUT FUNCTION POWER-ON RESET FUNCTION /RESET INPUT FUNCTION INCREMENT/DECREMENT FUNCTION INTERFACES PARALLEL INTERFACE / CS Pin /WR Pin REG1, REG0 Pins DB13 to DB0 Pins A7 to A0 Pins SERIAL INTERFACE /SYNC , DIN, SCLK DCEN SDO Standalone Mode Daisy-Chain Mode DATA DECODING ADDRESS DECODING POWER SUPPLY DECOUPLING POWER-ON TYPICAL APPLICATION CIRCUIT OUTLINE DIMENSIONS ORDERING GUIDE