Datasheet AD7924-KGD (Analog Devices) - 5

ManufacturerAnalog Devices
Description4-Channel, 1 MSPS, 12-Bit A/D Converter with Sequencer in 16-Lead TSSOP
Pages / Page8 / 5 — Known Good Die. AD7924-KGD. TIMING SPECIFICATIONS. Table 2. Limit at …
RevisionA
File Format / SizePDF / 220 Kb
Document LanguageEnglish

Known Good Die. AD7924-KGD. TIMING SPECIFICATIONS. Table 2. Limit at TMIN, TMAX. Parameter1. AVDD = 3 V. AVDD = 5 V. Unit. Description

Known Good Die AD7924-KGD TIMING SPECIFICATIONS Table 2 Limit at TMIN, TMAX Parameter1 AVDD = 3 V AVDD = 5 V Unit Description

Model Line for this Datasheet

Text Version of Document

link to page 5 link to page 5 link to page 5
Known Good Die AD7924-KGD TIMING SPECIFICATIONS
AVDD = 2.7 V to 5.25 V, VDRIVE ≤ AVDD, REFIN = 2.5 V, TA = TMIN to TMAX, unless otherwise noted.
Table 2. Limit at TMIN, TMAX Parameter1 AVDD = 3 V AVDD = 5 V Unit Description
f 2 SCLK 10 10 kHz min 20 20 MHz max tCONVERT 16 × tSCLK 16 × tSCLK tQUIET 50 50 ns min Minimum quiet time required between the CS rising edge and the start of the next conversion t2 10 10 ns min CS to SCLK setup time t 3 3 35 30 ns max Delay from CS until DOUT three-state disabled t 3 4 40 40 ns max Data access time after SCLK falling edge t5 0.4 × tSCLK 0.4 × tSCLK ns min SCLK low pulse width t6 0.4 × tSCLK 0.4 × tSCLK ns min SCLK high pulse width t7 10 10 ns min SCLK to DOUT valid hold time t 4 8 15/45 15/35 ns min/ns max SCLK falling edge to DOUT high impedance t9 10 10 ns min DIN setup time prior to SCLK falling edge t10 5 5 ns min DIN hold time after SCLK falling edge t11 20 20 ns min 16th SCLK falling edge to CS high t12 1 1 μs max Power-up time from full shutdown/auto shutdown modes 1 Sample tested at 25°C to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of AVDD) and timed from a voltage level of 1.6 V (see Figure 2). The 3 V operating range spans from 2.7 V to 3.6 V. The 5 V operating range spans from 4.75 V to 5.25 V. 2 Mark/space ratio for the SCLK input is 40/60 to 60/40. 3 Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 × VDRIVE. 4 t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t8, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.
I 200µA OL TO OUTPUT 1.6V PIN CL 50pF
002
200µA IOH
10106- Figure 2. Load Circuit for Digital Output Timing Specifications Rev. A | Page 5 of 8 Document Outline FEATURES GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS OUTLINE DIMENSIONS DIE SPECIFICATIONS AND ASSEMBLY RECOMMENDATIONS ORDERING GUIDE