Datasheet AD9675 (Analog Devices) - 7

ManufacturerAnalog Devices
DescriptionOctal Ultrasound AFE with JESD204B
Pages / Page60 / 7 — Data Sheet. AD9675. DIGITAL SPECIFICATIONS. Table 2. Parameter1 T. …
RevisionA
File Format / SizePDF / 761 Kb
Document LanguageEnglish

Data Sheet. AD9675. DIGITAL SPECIFICATIONS. Table 2. Parameter1 T. emperature. Min. Typ. Max. Unit

Data Sheet AD9675 DIGITAL SPECIFICATIONS Table 2 Parameter1 T emperature Min Typ Max Unit

Model Line for this Datasheet

Text Version of Document

link to page 8 link to page 8 link to page 8 link to page 8
Data Sheet AD9675 DIGITAL SPECIFICATIONS
AVDD1 = 1.8 V, AVDD2 = 3.0 V, DVDD = 1.4 V, DRVDD = 1.8 V, 1.0 V internal ADC reference, full temperature range (0°C to 85°C), unless otherwise noted.
Table 2. Parameter1 T emperature Min Typ Max Unit
INPUTS (CLK+, CLK−, TX_TRIG+, TX_TRIG−) Logic Compliance CMOS/LVDS/LVPECL Differential Input Voltage2 0.2 3.6 V p-p Input Voltage Range GND – 0.2 AVDD1 + 0.2 V Input Common-Mode Voltage 0.9 V Input Resistance (Differential) 25°C 15 kΩ Input Capacitance 25°C 4 pF INPUTS (MLO+, MLO−, RESET+, RESET−) Logic Compliance LVDS/LVPECL Differential Input Voltage2 0.250 AVDD2 × 2 V p-p Input Voltage Range GND – 0.2 AVDD2 + 0.2 V Input Common-Mode Voltage AVDD2/2 V Input Resistance (Single-Ended) 25°C 20 kΩ Input Capacitance 25°C 1.5 pF LOGIC INPUTS (PDWN, STBY, SCLK, SDIO, ADDRx) Logic 1 Voltage Full 1.2 DRVDD + 0.3 V Logic 0 Voltage Full 0.3 V Input Resistance 25°C 30 (26 for SDIO) kΩ Input Capacitance 25°C 2 (5 for SDIO) pF LOGIC INPUT (CSB) Logic 1 Voltage Full 1.2 DRVDD + 0.3 V Logic 0 Voltage Full 0.3 V Input Resistance 25°C 26 kΩ Input Capacitance 25°C 2 pF LOGIC OUTPUT (SDIO)3 Logic 1 Voltage (IOH = 800 μA) Full 1.79 V Logic 0 Voltage (IOL = 50 μA) Full 0.05 V DIGITAL OUTPUTS (SERDOUTx+, SERDOUTx−) Logic Compliance CML Differential Output Voltage (VOD) Full 400 600 750 mV Output Offset Voltage (VOS) Full 0.75 1.05 V LOGIC OUTPUT (GPO0, GPO1, GPO2, GPO3) Logic 0 Voltage (IOL = 50 μA) Full 0.05 V DIGITAL INPUT (SYNCINB+, SYNCINB−) Logic Compliance CMOS/LVDS Internal Bias Full 0.9 V Differential Input Voltage Range Full 0.3 3.6 V Input Voltage Range Full GND DRVDD V Input Common-Mode Range Full 0.9 1.4 V High Level Input Current Full −5 +5 μA Low Level Input Current Full −5 +5 μA Input Capacitance Full 1 pF Input Resistance Full 12 16 20 kΩ Rev. A | Page 7 of 60 Document Outline Features Applications General Description Table of Contents Revision History Functional Block Diagram Specifications AC Specifications Digital Specifications Switching Specifications CLK±, TX_TRIG± Synchronization Timing Diagram CW Timing Diagram Absolute Maximum Ratings Thermal Impedance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics TGC Mode CW Doppler Mode Theory of Operation TGC Operation Low Noise Amplifier (LNA) Active Impedance Matching LNA Noise CLNA Connection DC Offset Correction/High-Pass Filter Variable Gain Amplifier (VGA) Gain Control VGA Noise Antialiasing Filter (AAF) AAF/VGA Test Mode ADC Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Power and Ground Connection Recommendations Advanced Power Control Digital Outputs and Timing JESD204B Transmit Top Level Description JESD204B Overview JESD204B Synchronization Details CGS Phase ILAS Phase Data Transmission Phase Link Setup Parameters Disable Lanes Converter and Lane Configuration Configure the Tail Bits and Control Bits Set Lane Identification Values Set Number of Frames per Multiframe, K Enable Scramble, SCR Set Lane Synchronization Options Check FCHK, Checksum of JESD204B Interface Parameters Set Additional Digital Output Configuration Options Reenable Lanes After Configuration Frame and Lane Alignment Monitoring and Correction Digital Outputs and Timing Preemphasis Digital Output Test Patterns SDIO Pin SCLK Pin CSB Pin RBIAS Pin VREF Pin GPOx Pins ADDRx Pins TX_TRIG± Pins Analog Test Tone Generation CW Doppler Operation Quadrature Generation I/Q Demodulator and Phase Shifter Digital RF Decimator Vector Profile RF Decimator DC Offset Calibration Multiband AAF and Decimate by 2 High-Pass Filter Digital Test Waveforms Waveform Generator Channel ID and Ramp Generator Digital Block Power Saving Scheme Serial Port Interface (SPI) Hardware Interface Memory Map Reading the Memory Map Table Reserved Locations Default Values Logic Levels Recommended Start-Up Sequence Memory Map Register Table Memory Map Register Descriptions Transfer (Register 0x0FF) Profile Index and Software TX_TRIG (Register 0x10C) Outline Dimensions Ordering Guide