Datasheet Texas Instruments TMS320DM6433ZWTL

ManufacturerTexas Instruments
SeriesTMS320DM6433
Part NumberTMS320DM6433ZWTL
Datasheet Texas Instruments TMS320DM6433ZWTL

Digital Media Processor 361-NFBGA

Datasheets

TMS320DM6433 Digital Media Processor datasheet
PDF, 2.3 Mb, Revision: C, File published: Jun 6, 2008
Extract from the document

Prices

Status

Lifecycle StatusNRND (Not recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin361361361
Package TypeZWTZWTZWT
Industry STD TermNFBGANFBGANFBGA
JEDEC CodeS-PBGA-NS-PBGA-NS-PBGA-N
Device MarkingTMS320L2DM6433ZWTL
Width (mm)161616
Length (mm)161616
Thickness (mm).9.9.9
Pitch (mm).8.8.8
Max Height (mm)1.41.41.4
Mechanical DataDownloadDownloadDownload

Eco Plan

RoHSCompliant
Pb FreeYes

Design Kits & Evaluation Modules

  • JTAG Emulators/ Analyzers: TMDSEMU560V2STM-UE
    XDS560v2 System Trace USB & Ethernet Debug Probe
    Lifecycle Status: Active (Recommended for new designs)
  • Development Kits: TMDSVDP6437
    DM6437 Digital Video Development Platform
    Lifecycle Status: NRND (Not recommended for new designs)
  • JTAG Emulators/ Analyzers: TMDSEMU200-U
    XDS200 USB Debug Probe
    Lifecycle Status: Active (Recommended for new designs)
  • JTAG Emulators/ Analyzers: TMDSEMU560V2STM-U
    XDS560v2 System Trace USB Debug Probe
    Lifecycle Status: Active (Recommended for new designs)

Application Notes

  • How to Use the EDMA3 Driver on a TMS320DM643x Device (Rev. A)
    PDF, 152 Kb, Revision: A, File published: Jun 16, 2008
    This application report describes how to use the existing enhanced direct memory access (EDMA3) driver on the TMS320DM643x device. It explains several complicated transfers required for certain real-life application using the EDMA3.
  • Using the TMS320DM643x Bootloader (Rev. E)
    PDF, 268 Kb, Revision: E, File published: Mar 23, 2012
    This document describes the functionality of the DM643x ROM bootloader software. Please note that the ROM bootloader requires use of Application Image Script (AIS) as the primary data format for loading code/data. AIS is a Texas Instruments, Inc. proprietary data format. AIS is explained in detail in Section 3 of this document.
  • How to Use the VPBE and VPFE Driver on the TMS320DM643x Devices (Rev. A)
    PDF, 225 Kb, Revision: A, File published: Nov 14, 2007
    This application report describes how to use the existing video processing back end (VPBE) and video processing front end (VPFE) driver on the TMS320DM643x devices. The VPBE block is comprised of the on-screen display (OSD) and the video encoder (VENC) modules. The VPFE is comprised of five modules: charge-coupled device (CCD) controller (CCDC), resizer, preview, hardware 3A statistic generator (H
  • TMS320DM643x Power Consumption Summary (Rev. C)
    PDF, 135 Kb, Revision: C, File published: May 10, 2010
    Note: PRELIMINARY DATA FOR TMX DEVICES. INFORMATION SUBJECT TO CHANGEThis application report discusses power consumption of the Texas Instruments TMS320DM643x Digital Media Processor (DMP). Power consumption is highly application-dependent, so a spreadsheet is provided to model power consumption for your applications.Note: TMX devices are experimental devices that are not necessa
  • TMS320DM643x Pin Multiplexing Utility
    PDF, 1.8 Mb, File published: Jul 6, 2007
    The DM643x devices use a great deal of internal pin multiplexing to allow the most functionality in the smallest and lowest cost package. The software accompanying this application report allows the pin multiplexing registers of the device to be calculated with ease, as well as showing what peripherals can be used together and what devices of the DM643x family support the peripherals that are sele
  • Implementing DDR2 PCB Layout on the TMS320DM643x DMSoC (Rev. A)
    PDF, 150 Kb, Revision: A, File published: Jun 26, 2008
    This application report contains implementation instructions for the DDR2 interface contained on the TMS320DM643x digital signal processor (DSP) device. The approach to specifying interface timing for the DDR2 interface is quite different than on previous devices.The previous approach specified device timing in terms of data sheet specifications and simulation models. The system designer was
  • 5Vin DM643x Power using a PMIC (Multi-output DC/DC Converter)
    PDF, 302 Kb, File published: Oct 9, 2008
  • DaVinci Technology Background and Specifications (Rev. A)
    PDF, 108 Kb, Revision: A, File published: Jan 4, 2007
  • Understanding the Davinci Resizer (Rev. B)
    PDF, 469 Kb, Revision: B, File published: Jul 17, 2008
    The image-scaling operation is one of the most commonly used video and imaging processing functions. The resizer hardware module in the DaVinciв„ў video processing subsystem (VPSS) provides the scaling capability in hardware, therefore off-loading the system for other processing tasks. To achieve good video quality while maintaining good overall system performance, a better understanding of th
  • Understanding the Davinci Preview Engine (Rev. A)
    PDF, 209 Kb, Revision: A, File published: Jul 23, 2008
    The Preview Engine block in the DaVinci video processing sub-system (VPSS) provides some critical functions for image and video processing. These functions, if implemented in software, require a significant number of computations in terms of million instructions per second (MIPs). By offloading these functions, the valuable MIPs can be used for more differentiating tasks, such as video compression
  • 5Vin DM643x Power using DC/DC Controllers and LDO
    PDF, 741 Kb, File published: Oct 9, 2008
  • 12Vin DM643x Power using Integrated-FET DC/DC Converters and LDO
    PDF, 310 Kb, File published: Oct 9, 2008
  • 5Vin DM643x Power using Integrated-FET DC/DC Converters and LDO
    PDF, 550 Kb, File published: Oct 9, 2008
  • EDMA v2.0 to EDMA v3.0 (EDMA3) Migration Guide (Rev. A)
    PDF, 292 Kb, Revision: A, File published: Aug 21, 2008
    This application report summarizes the key differences between the enhanced direct memory access (EDMA3) used on C64x+в„ў DSP devices and the EDMA2 used on TMS320C64xв„ў DSP devices, and provides guidance for migrating from EDMA2 to EDMA3.
  • TMS320C64x to TMS320C64x+ CPU Migration Guide (Rev. A)
    PDF, 310 Kb, Revision: A, File published: Oct 20, 2005
    This document describes migration from the Texas Instruments TMS320C64xв„ў digital signal processor (DSP) to the TMS320C64x+в„ў DSP. The objective of this document is to indicate differences between the two cores and to briefly describe new features. Functionality in the devices that is identical is not included. For detailed information about either device, see the TMS320C64x/C64x+ DSP
  • Plastic Ball Grid Array [PBGA] Application Note (Rev. B)
    PDF, 1.6 Mb, Revision: B, File published: Aug 13, 2015
  • Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A)
    PDF, 93 Kb, Revision: A, File published: Jul 17, 2008
    This application report motivates the way the DDR high-speed timing requirements are now going to be communicated to system designers. The traditional method of using data sheet parameters and simulation models is tedious. The system designer uses this information to evaluate whether timing specifications are met and can be expected to operate reliably.Ultimately, the real question the hardwa
  • Common Object File Format (COFF)
    PDF, 125 Kb, File published: Apr 15, 2009
  • Introduction to TMS320C6000 DSP Optimization
    PDF, 535 Kb, File published: Oct 6, 2011
    The TMS320C6000™ Digital Signal Processors (DSPs) have many architectural advantages that make them ideal for computation-intensive real-time applications. However to fully leverage the architectural features that C6000™ processors offer code optimization may be required. First this document reviews five key concepts in understanding the C6000 DSP architecture and optimization. Then

Model Line

Manufacturer's Classification

  • Semiconductors > Processors > Digital Signal Processors > Media Processors > Digital Video Processors