Datasheet Texas Instruments 5962-9084801MEA

ManufacturerTexas Instruments
SeriesCD54HCT193
Part Number5962-9084801MEA
Datasheet Texas Instruments 5962-9084801MEA

High Speed CMOS Logic Presettable Synchronous 4-Bit Binary Up/Down Counters 16-CDIP -55 to 125

Datasheets

CD54/74HC192, CD54/74HC193, CD54/74HCT193 datasheet
PDF, 761 Kb, Revision: F, File published: Oct 13, 2003
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin16
Package TypeJ
Industry STD TermCDIP
JEDEC CodeR-GDIP-T
Package QTY1
CarrierTUBE
Width (mm)6.92
Length (mm)19.56
Thickness (mm)4.57
Pitch (mm)2.54
Max Height (mm)5.08
Mechanical DataDownload

Parametrics

Bits4
F @ Nom Voltage(Max)25 Mhz
FunctionCounter
ICC @ Nom Voltage(Max)0.08 mA
Operating Temperature Range-55 to 125 C
Output Drive (IOL/IOH)(Max)4/-4 mA
Package GroupCDIP
Package Size: mm2:W x LSee datasheet (CDIP) PKG
RatingMilitary
Schmitt TriggerNo
Technology FamilyHCT
TypeBinary
VCC(Max)5.5 V
VCC(Min)4.5 V
Voltage(Nom)5 V
tpd @ Nom Voltage(Max)50 ns

Eco Plan

RoHSSee ti.com

Application Notes

  • Semiconductor Packing Material Electrostatic Discharge (ESD) Protection
    PDF, 337 Kb, File published: Jul 8, 2004
    Forty-eight-pin TSSOP components that were packaged using Texas Instruments (TI) standard packing methodology were subjected to electrical discharges between 0.5 and 20 kV as generated by an IEC ESD simulator to determine the level of ISD protection provided by the packing materials. The testing included trays tape and reel and magazines. Additional units were subjected to the same discharge
  • Introduction to Logic
    PDF, 93 Kb, File published: Apr 30, 2015
  • Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)
    PDF, 614 Kb, Revision: C, File published: Dec 2, 2015
  • Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc
    PDF, 43 Kb, File published: Apr 1, 1996
    Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren
  • SN54/74HCT CMOS Logic Family Applications and Restrictions
    PDF, 102 Kb, File published: May 1, 1996
    The TI SN54/74HCT family of CMOS devices is a subgroup of the SN74HC series with the HCT circuitry modified to meet the interfacing requirements of TTL outputs to high-speed CMOS inputs. The HCT devices can be driven by the TTL circuits directly without additional components. This document describes the TTL/HC interface the operating voltages circuit noise and power consumption. A Bergeron anal
  • Designing With Logic (Rev. C)
    PDF, 186 Kb, Revision: C, File published: Jun 1, 1997
    Data sheets which usually give information on device behavior only under recommended operating conditions may only partially answer engineering questions that arise during the development of systems using logic devices. However information is frequently needed regarding the behavior of the device outside the conditions in the data sheet. Such questions might be:?How does a bus driver behave w
  • CMOS Power Consumption and CPD Calculation (Rev. B)
    PDF, 89 Kb, Revision: B, File published: Jun 1, 1997
    Reduction of power consumption makes a device more reliable. The need for devices that consume a minimum amount of power was a major driving force behind the development of CMOS technologies. As a result CMOS devices are best known for low power consumption. However for minimizing the power requirements of a board or a system simply knowing that CMOS devices may use less power than equivale
  • Implications of Slow or Floating CMOS Inputs (Rev. D)
    PDF, 260 Kb, Revision: D, File published: Jun 23, 2016
  • TI IBIS File Creation Validation and Distribution Processes
    PDF, 380 Kb, File published: Aug 29, 2002
    The Input/Output Buffer Information Specification (IBIS) also known as ANSI/EIA-656 has become widely accepted among electronic design automation (EDA) vendors semiconductor vendors and system designers as the format for digital electrical interface data. Because IBIS models do not reveal proprietary internal processes or architectural information semiconductor vendors? support for IBIS con

Model Line

Series: CD54HCT193 (3)

Manufacturer's Classification

  • Semiconductors > Space & High Reliability > Logic Products > Specialty Logic Products > Counter/Arithmetic/Parity Function Products

Other Names:

59629084801MEA, 5962 9084801MEA