Datasheet Texas Instruments CD74HCT109M96
Manufacturer | Texas Instruments |
Series | CD74HCT109 |
Part Number | CD74HCT109M96 |
High Speed CMOS Logic Dual Positive-Edge-Triggered J-K Flip-Flops with Set and Reset 16-SOIC -55 to 125
Datasheets
CD54HC109, CD74HC109, CD54HCT109, CD74HCT109 datasheet
PDF, 458 Kb, Revision: E, File published: Oct 13, 2003
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 16 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 2500 |
Carrier | LARGE T&R |
Device Marking | HCT109M |
Width (mm) | 3.91 |
Length (mm) | 9.9 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Download |
Parametrics
Bits | 2 |
F @ Nom Voltage(Max) | 25 Mhz |
ICC @ Nom Voltage(Max) | 0.04 mA |
Output Drive (IOL/IOH)(Max) | -6/6 mA |
Package Group | SOIC |
Package Size: mm2:W x L | 16SOIC: 59 mm2: 6 x 9.9(SOIC) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | HCT |
VCC(Max) | 5.5 V |
VCC(Min) | 4.5 V |
Voltage(Nom) | 5 V |
tpd @ Nom Voltage(Max) | 50 ns |
Eco Plan
RoHS | Compliant |
Application Notes
- Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, File published: Feb 6, 2015
Model Line
Series: CD74HCT109 (5)
- CD74HCT109E CD74HCT109EE4 CD74HCT109M CD74HCT109M96 CD74HCT109MG4
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop