Datasheet Texas Instruments CD74HCT109

ManufacturerTexas Instruments
SeriesCD74HCT109
Datasheet Texas Instruments CD74HCT109

High Speed CMOS Logic Dual Positive-Edge-Triggered J-K Flip-Flops with Set and Reset

Datasheets

CD54HC109, CD74HC109, CD54HCT109, CD74HCT109 datasheet
PDF, 458 Kb, Revision: E, File published: Oct 13, 2003
Extract from the document

Prices

Status

CD74HCT109ECD74HCT109EE4CD74HCT109MCD74HCT109M96CD74HCT109MG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNoNo

Packaging

CD74HCT109ECD74HCT109EE4CD74HCT109MCD74HCT109M96CD74HCT109MG4
N12345
Pin1616161616
Package TypeNNDDD
Industry STD TermPDIPPDIPSOICSOICSOIC
JEDEC CodeR-PDIP-TR-PDIP-TR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY252540250040
CarrierTUBETUBETUBELARGE T&RTUBE
Device MarkingCD74HCT109ECD74HCT109EHCT109MHCT109MHCT109M
Width (mm)6.356.353.913.913.91
Length (mm)19.319.39.99.99.9
Thickness (mm)3.93.91.581.581.58
Pitch (mm)2.542.541.271.271.27
Max Height (mm)5.085.081.751.751.75
Mechanical DataDownloadDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsCD74HCT109E
CD74HCT109E
CD74HCT109EE4
CD74HCT109EE4
CD74HCT109M
CD74HCT109M
CD74HCT109M96
CD74HCT109M96
CD74HCT109MG4
CD74HCT109MG4
Bits22222
F @ Nom Voltage(Max), Mhz2525252525
ICC @ Nom Voltage(Max), mA0.040.040.040.040.04
Output Drive (IOL/IOH)(Max), mA-6/6-6/6-6/6-6/6-6/6
Package GroupPDIPPDIPSOICSOICSOIC
Package Size: mm2:W x L, PKGSee datasheet (PDIP)See datasheet (PDIP)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)
RatingCatalogCatalogCatalogCatalogCatalog
Schmitt TriggerNoNoNoNoNo
Technology FamilyHCTHCTHCTHCTHCT
VCC(Max), V5.55.55.55.55.5
VCC(Min), V4.54.54.54.54.5
Voltage(Nom), V55555
tpd @ Nom Voltage(Max), ns5050505050

Eco Plan

CD74HCT109ECD74HCT109EE4CD74HCT109MCD74HCT109M96CD74HCT109MG4
RoHSCompliantCompliantCompliantCompliantCompliant
Pb FreeYesYes

Application Notes

  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, Revision: A, File published: Feb 6, 2015

Model Line

Manufacturer's Classification

  • Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop