Datasheet Texas Instruments CD74HCT73

ManufacturerTexas Instruments
SeriesCD74HCT73
Datasheet Texas Instruments CD74HCT73

High Speed CMOS Logic Dual Negative-Edge-Triggered J-K Flip-Flops with Reset

Datasheets

CD54HC73, CD74HC73, CD74HCT73 datasheet
PDF, 724 Kb, Revision: E, File published: Aug 21, 2003
Extract from the document

Prices

Status

CD74HCT73ECD74HCT73EE4CD74HCT73MCD74HCT73MG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNo

Packaging

CD74HCT73ECD74HCT73EE4CD74HCT73MCD74HCT73MG4
N1234
Pin14141414
Package TypeNNDD
Industry STD TermPDIPPDIPSOICSOIC
JEDEC CodeR-PDIP-TR-PDIP-TR-PDSO-GR-PDSO-G
Package QTY25255050
CarrierTUBETUBETUBETUBE
Device MarkingCD74HCT73ECD74HCT73EHCT73MHCT73M
Width (mm)6.356.353.913.91
Length (mm)19.319.38.658.65
Thickness (mm)3.93.91.581.58
Pitch (mm)2.542.541.271.27
Max Height (mm)5.085.081.751.75
Mechanical DataDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsCD74HCT73E
CD74HCT73E
CD74HCT73EE4
CD74HCT73EE4
CD74HCT73M
CD74HCT73M
CD74HCT73MG4
CD74HCT73MG4
Bits2222
F @ Nom Voltage(Max), Mhz25252525
ICC @ Nom Voltage(Max), mA0.040.040.040.04
Output Drive (IOL/IOH)(Max), mA-6/6-6/6-6/6-6/6
Package GroupPDIPPDIPSOICSOIC
Package Size: mm2:W x L, PKGSee datasheet (PDIP)See datasheet (PDIP)14SOIC: 52 mm2: 6 x 8.65(SOIC)14SOIC: 52 mm2: 6 x 8.65(SOIC)
RatingCatalogCatalogCatalogCatalog
Schmitt TriggerNoNoNoNo
Technology FamilyHCTHCTHCTHCT
VCC(Max), V5.55.55.55.5
VCC(Min), V4.54.54.54.5
Voltage(Nom), V5555
tpd @ Nom Voltage(Max), ns48484848

Eco Plan

CD74HCT73ECD74HCT73EE4CD74HCT73MCD74HCT73MG4
RoHSCompliantCompliantCompliantCompliant
Pb FreeYesYes

Application Notes

  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, Revision: A, File published: Feb 6, 2015

Model Line

Manufacturer's Classification

  • Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop