Datasheet Texas Instruments CDCF5801ADBQG4

ManufacturerTexas Instruments
SeriesCDCF5801A
Part NumberCDCF5801ADBQG4
Datasheet Texas Instruments CDCF5801ADBQG4

Low Jitter PLL Based Multiplier/Divider with programmable delay lines down to sub 10ps 24-SSOP -40 to 85

Datasheets

Clock Multiplier With Delay Control and Phase Alignment datasheet
PDF, 603 Kb, File published: Mar 15, 2006
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityYes

Packaging

Pin24
Package TypeDBQ
Industry STD TermSSOP
JEDEC CodeR-PDSO-G
Package QTY50
CarrierTUBE
Device MarkingCDCF5801A
Width (mm)3.9
Length (mm)8.65
Thickness (mm)1.5
Pitch (mm).64
Max Height (mm)1.75
Mechanical DataDownload

Parametrics

Input LevelHSTL,LVPECL,LVTTL
Number of Outputs1
Operating Temperature Range-40 to 85 C
Output Frequency(Max)280 MHz
Output LevelLVDS,LVPECL,LVTTL
Package GroupSSOP
Package Size: mm2:W x L24SSOP: 52 mm2: 6 x 8.65(SSOP) PKG
ProgrammabilityPin configuration
Special FeaturesSpread Spectrum Clocking (SSC),3.3V Vcc/Vdd
VCC Core3.3 V
VCC Out3.3 V

Eco Plan

RoHSCompliant

Application Notes

  • A General Guideline: How to Use the CDCF5801A for Phase Alignment/Adjustment (Rev. B)
    PDF, 129 Kb, Revision: B, File published: Oct 21, 2005
    Unlike regular PLLs, the CDCF5801 has an extra phase aligner. Using this extra phase aligner, the CDCF5801 can align two different clock phases, even with differentfrequencies. Examples of where phase alignment may be useful include:В· Applications where two clock buffers' outputs need to be alignedВ· Applications that require data synchronization with SERDESВ· Applications that require stati
  • Using Configurable Active Delay Elements in CDCF5801A Feedback Loop
    PDF, 43 Kb, File published: Sep 15, 2004
    Using Configurable Active Delay Elements in CDCF5801 Feedback Loop

Model Line

Manufacturer's Classification

  • Semiconductors > Clock and Timing > Clock Generators > General Purpose