Datasheet Texas Instruments CDCP1803

ManufacturerTexas Instruments
SeriesCDCP1803
Datasheet Texas Instruments CDCP1803

1:3 LVPECL Clock Buffer with Programable Divider

Datasheets

1:3 LVPECL Clock Buffer with Programmable Divider, CDCP1803 datasheet
PDF, 873 Kb, Revision: F, File published: Dec 4, 2013
Extract from the document

Prices

Status

CDCP1803RGERCDCP1803RGERG4CDCP1803RGETCDCP1803RGETG4CDCP1803RTHRCDCP1803RTHT
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Obsolete (Manufacturer has discontinued the production of the device)Obsolete (Manufacturer has discontinued the production of the device)
Manufacture's Sample AvailabilityYesNoNoNoNoYes

Packaging

CDCP1803RGERCDCP1803RGERG4CDCP1803RGETCDCP1803RGETG4CDCP1803RTHRCDCP1803RTHT
N123456
Pin242424242424
Package TypeRGERGERGERGERTHRTH
Industry STD TermVQFNVQFNVQFNVQFNVQFNPVQFNP
JEDEC CodeS-PQFP-NS-PQFP-NS-PQFP-NS-PQFP-NS-PQFP-NS-PQFP-N
Package QTY30003000250250
CarrierLARGE T&RLARGE T&RSMALL T&RSMALL T&R
Device Marking1803CDCP1803CDCP
Width (mm)444444
Length (mm)444444
Thickness (mm).88.88.88.88.85.85
Pitch (mm).5.5.5.5.5.5
Max Height (mm)1111.9.9
Mechanical DataDownloadDownloadDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsCDCP1803RGER
CDCP1803RGER
CDCP1803RGERG4
CDCP1803RGERG4
CDCP1803RGET
CDCP1803RGET
CDCP1803RGETG4
CDCP1803RGETG4
CDCP1803RTHR
CDCP1803RTHR
CDCP1803RTHT
CDCP1803RTHT
Additive RMS Jitter(Typ), fs150150150150
Additive RMS Jitter(Typ)(fs)150150
Approx. Price (US$)3.15 | 1ku3.15 | 1ku
Input Frequency(Max), MHz800800800800
Input Frequency(Max)(MHz)800800
Input LevelLVPECLLVPECLLVPECLLVPECLLVPECLLVPECL
No. of Outputs33
Number of Outputs3333
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Operating Temperature Range(C)-40 to 85-40 to 85
Output Frequency(Max), MHz800800800800
Output Frequency(Max)(MHz)800800
Output LevelLVPECLLVPECLLVPECLLVPECLLVPECLLVPECL
Package GroupVQFNVQFNVQFNVQFNVQFNVQFN
Package Size: mm2:W x L, PKG24VQFN: 16 mm2: 4 x 4(VQFN)24VQFN: 16 mm2: 4 x 4(VQFN)24VQFN: 16 mm2: 4 x 4(VQFN)24VQFN: 16 mm2: 4 x 4(VQFN)
Package Size: mm2:W x L (PKG)24VQFN: 16 mm2: 4 x 4(VQFN)24VQFN: 16 mm2: 4 x 4(VQFN)
RatingCatalogCatalogCatalogCatalogCatalogCatalog
VCC, V3.33.33.33.3
VCC Out, V3.33.33.33.3
VCC Out(V)3.33.3
VCC(V)3.33.3

Eco Plan

CDCP1803RGERCDCP1803RGERG4CDCP1803RGETCDCP1803RGETG4CDCP1803RTHRCDCP1803RTHT
RoHSCompliantCompliantCompliantCompliantNot CompliantNot Compliant
Pb FreeNoNo

Application Notes

  • Dual Purposes: Data Buffer, The Other Face of CDCP1803
    PDF, 462 Kb, File published: Aug 13, 2004
    The CDCP1803 is a clock driver by design, but can be used as a data buffer. The CDCP1803 performance as a data buffer is demonstrated both in terms of the bit errorrate (BER) and eye pattern diagrams. The CDCP1803 is tested over several signaling rates and different PRBS patterns.

Model Line

Manufacturer's Classification

  • Semiconductors> Clock and Timing> Clock Buffers> Dividers