Datasheet Texas Instruments CDCV857A
Manufacturer | Texas Instruments |
Series | CDCV857A |
2.5V SSTL-II Phase Lock Loop Clock Driver for Double Data-Rate Synchronous DRAM Applications
Datasheets
2.5-V Phase Lock Loop Clock Driver datasheet
PDF, 383 Kb, Revision: A, File published: Sep 11, 2002
Extract from the document
Prices
Status
CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
---|---|---|---|---|
Lifecycle Status | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) |
Manufacture's Sample Availability | No | No | No | No |
Packaging
CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 48 | 48 | 48 | 48 |
Package Type | DGG | DGG | DGG | DGG |
Industry STD Term | TSSOP | TSSOP | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 40 | 40 | 2000 | 2000 |
Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
Device Marking | CDCV857A | CDCV857A | CDCV857A | CDCV857A |
Width (mm) | 6.1 | 6.1 | 6.1 | 6.1 |
Length (mm) | 12.5 | 12.5 | 12.5 | 12.5 |
Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.15 |
Pitch (mm) | .5 | .5 | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
Mechanical Data | Download | Download | Download | Download |
Eco Plan
CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant |
Application Notes
- Design Considerations for TI's CDCV857/CDCV857A/CDCV855 DRR PLL (Rev. A)PDF, 362 Kb, Revision: A, File published: Nov 20, 2005
Model Line
Series: CDCV857A (4)
Manufacturer's Classification
- Semiconductors> Clock and Timing> Clock Buffers> Zero Delay Buffers