Datasheet Texas Instruments DAC5672-EP
Manufacturer | Texas Instruments |
Series | DAC5672-EP |
Enhanced Product Dual 14-Bit 200-Msps Digital-To-Analog Converter
Datasheets
DAC5672-EP datasheet
PDF, 1.2 Mb, Revision: A, File published: Oct 10, 2006
Extract from the document
Prices
Status
DAC5672MPFBEP | DAC5672MPFBREP | V62/06639-01XE | V62/06639-02XE | |
---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No | No | No |
Packaging
DAC5672MPFBEP | DAC5672MPFBREP | V62/06639-01XE | V62/06639-02XE | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 48 | 48 | 48 | 48 |
Package Type | PFB | PFB | PFB | PFB |
Industry STD Term | TQFP | TQFP | TQFP | TQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G | S-PQFP-G | S-PQFP-G |
Package QTY | 250 | 1000 | 1000 | 250 |
Carrier | JEDEC TRAY (10+1) | LARGE T&R | LARGE T&R | JEDEC TRAY (10+1) |
Device Marking | DAC5672EP | DAC5672EP | DAC5672EP | DAC5672EP |
Width (mm) | 7 | 7 | 7 | 7 |
Length (mm) | 7 | 7 | 7 | 7 |
Thickness (mm) | 1 | 1 | 1 | 1 |
Pitch (mm) | .5 | .5 | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
Mechanical Data | Download | Download | Download | Download |
Parametrics
Parameters / Models | DAC5672MPFBEP | DAC5672MPFBREP | V62/06639-01XE | V62/06639-02XE |
---|---|---|---|---|
Architecture | Current Source | Current Source | Current Source | Current Source |
DAC Channels | 2 | 2 | 2 | 2 |
DNL(Max), +/-LSB | 3 | 3 | 3 | 3 |
INL(Max), +/-LSB | 4 | 4 | 4 | 4 |
Interface | Parallel CMOS | Parallel CMOS | Parallel CMOS | Parallel CMOS |
Operating Temperature Range, C | -55 to 125 | -55 to 125 | -55 to 125 | -55 to 125 |
Output Range Max., mA | 20 | 20 | 20 | 20 |
Output Range Min., mA | 2 | 2 | 2 | 2 |
Output Type | Current | Current | Current | Current |
Package Group | TQFP | TQFP | TQFP | TQFP |
Package Size: mm2:W x L, PKG | 48TQFP: 81 mm2: 9 x 9(TQFP) | 48TQFP: 81 mm2: 9 x 9(TQFP) | 48TQFP: 81 mm2: 9 x 9(TQFP) | 48TQFP: 81 mm2: 9 x 9(TQFP) |
Power Consumption(Typ), mW | 330 | 330 | 330 | 330 |
Rating | HiRel Enhanced Product | HiRel Enhanced Product | HiRel Enhanced Product | HiRel Enhanced Product |
Reference: Type | Int | Int | Int | Int |
Resolution, Bits | 14 | 14 | 14 | 14 |
SFDR, dB | 84 | 84 | 84 | 84 |
SNR, dB | 77 | 77 | 77 | 77 |
Sample / Update Rate, MSPS | 275 | 275 | 275 | 275 |
Settling Time, µs | 0.02 | 0.02 | 0.02 | 0.02 |
Eco Plan
DAC5672MPFBEP | DAC5672MPFBREP | V62/06639-01XE | V62/06639-02XE | |
---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant |
Application Notes
- High Speed Digital-to-Analog Converters Basics (Rev. A)PDF, 829 Kb, Revision: A, File published: Oct 23, 2012
- Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, File published: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, File published: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
Model Line
Series: DAC5672-EP (4)
Manufacturer's Classification
- Semiconductors> Space & High Reliability> Data Converter> Digital to Analog Converters