Datasheet Texas Instruments DRA750

ManufacturerTexas Instruments
SeriesDRA750

Dual 1.0 GHz A15, Dual DSP, Extended Peripherals SoC Processor for Infotainment

Datasheets

DRA75x, DRA74x Infotainment Applications Processor Silicon Revision 2.0 datasheet
PDF, 7.1 Mb, Revision: C, File published: Jun 6, 2017
Extract from the document

Prices

Status

DRA750BJGABCQ1DRA750BJGABCRQ1
Lifecycle StatusPreview (Device has been announced but is not in production. Samples may or may not be available)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

DRA750BJGABCQ1DRA750BJGABCRQ1
N12
Pin760760
Package TypeBGAABC
Industry STD TermFCBGA
JEDEC CodeS-PBGA-N
Package QTY250
CarrierSMALL T&R
Device MarkingDRA750BJGABCQ1
Width (mm)23
Length (mm)23
Thickness (mm)2.39
Pitch (mm).8
Max Height (mm)2.96
Mechanical DataDownload

Parametrics

Parameters / ModelsDRA750BJGABCQ1DRA750BJGABCRQ1
DRA750BJGABCRQ1
ARM CPU2 Cortex-A152 ARM Cortex-A15
ARM MHz, Max.1000
ARM MHz (Max.)1000
CAN(#)2
Co-Processor, s2 ARM Cortex-M4
Co-Processor(s)2 ARM Cortex-M4
DSP2 C66x2 C66x
DSP MHz, Max.700
DSP MHz (Max.)700
Display Options1 HDMI OUT
3 LCD OUT
1 HDMI OUT,3 LCD OUT
EMAC2-port 1Gb switch
10/100/1000
10/100/1000,2-port 1Gb switch
EMIF2 DDR2
2 DDR3
2 DDR3L
2 DDR2,2 DDR3,2 DDR3L
EMIF SpeedDDR2-800
DDR3-1066
GPIO252
Graphics Acceleration1 2D
2 3D
1 2D,2 3D
HDQ/1-Wire1
Hardware Accelerators1 Image Video Accelerator
2 Viterbi Decoder
Audio Tracking
1 Image Video Accelerator,2 Viterbi Decoder,Audio Tracking
I2C5
MMC/SD1x UHSI 4b
1x eMMC 8b
1x SDIO 8b
1x SDIO4b
1x SDIO 4b,1x SDIO 8b,1x UHSI 4b,1x eMMC 8b
McASP88
McSPI4
Other On-Chip Memory512 KB512 KB
PCIe2 PCIe Gen22 PCIe Gen2
Pin/Package760XCEPT
PulseWidth Min(ns)3
QSPI1
RatingAutomotive
SATA1
Serial I/OI2C
UART
CAN
SPI
USB
CAN,I2C,SPI,UART,USB
UART10
USB1 USB3.0
3 USB2.0
1 USB3.0,3 USB2.0
Video Input Ports1010
Watchdog Timer WDI(sec)1

Eco Plan

DRA750BJGABCQ1DRA750BJGABCRQ1
RoHSNot CompliantCompliant
Pb FreeNo

Application Notes

  • Modifying Memory Usage for IPUMM Applications Loaded IPC 3.x for DRA75x, DRA74x (Rev. A)
    PDF, 78 Kb, Revision: A, File published: Jan 15, 2016
    The default Image Processing Unit (IPU) image for DRA7xx IPU provides numerous capabilities for a rich multimedia experience. However, not all customers will want to use all of the capabilities, or may wish to add new capabilities. If not all of the capabilities are used, then the memory usage can be reduced. Similarly, if new capabilities are added, the memory usage can be increased.This d
  • Flashing Binaries to DRA7xx Factory Boards Using DFU
    PDF, 42 Kb, File published: Apr 14, 2016
    This application report provides detailed procedures for flashing the binary images to eMMC Flash memory using Device Firmware Upgrade (DFU). Generally, the MMC/SD boot mode can be used to boot the fresh production board/EVM. In case there is not an external MMC/SD card available as part of production EVM or final product, this application report will be useful to flash the images to the factory b
  • Early Splash Screen on DRA7x Devices
    PDF, 721 Kb, File published: Jan 31, 2017
    This application report provides information on how to display a splash screen as soon as possible on the DRA7xx devices and perform a glitch-free transition from the splash screen to the full system UI. The steps in this document are demonstrated using U-Boot and Linux kernel. The same steps can be applied to other bootloaders and operating systems.
  • Interfacing DRA75x and DRA74x Audio to Analog Codecs (Rev. A)
    PDF, 57 Kb, Revision: A, File published: Feb 17, 2017
    DRA7xx Infotainment Application Processor offers an audio solution based on the multichannel audio serial port (McASP). McASP is a very flexible interface capable of interfacing with audio devices using protocols like Inter-IC Sound (I2S), PCM, TDM, S/PDIF. DRA7xx audio solution at LinuxВ® kernel level uses ALSA System-on-Chip (ASoC) layer with independent drivers for the DMA engine, CPU-side audio
  • DRA74x_75x/DRA72x Performance
    PDF, 6.6 Mb, File published: Jun 17, 2016
    This application report provides information on the DRA74x_75x and DRA72x device throughput performances and describes the DRA74x_75x and DRA72x System-on-Chip (SoC) architecture, data path infrastructure, and constraints that affect the throughput and different optimization techniques for optimum system performance. This document also provides information on the maximum possible throughput perfor
  • Tools and Techniques for Audio Debugging
    PDF, 409 Kb, File published: Apr 13, 2016
    Debugging audio issues can be a challenging task due to the dynamic nature of the audio systems, in terms of runtime routing flexibility, gain control, and so forth. Investigating the root cause of system level issues is a difficult task without the appropriate tools and techniques.This document discusses some of the available tools for debugging audio issues. These tools span from TI-speci
  • Gstreamer Migration Guidelines
    PDF, 229 Kb, File published: Apr 26, 2016
    Gstreamer is a widely used multimedia framework. It is supported by GLSDK. New versions of gstreamer come out every month with a lot of bug fixes. The examples and steps are based on Gst 0.10 to Gst 1.2 migration. Anyone who wants to adapt to a newer or older version can use this as a guideline.The steps for creating and building a recipe are based on the yocto setup. The migration steps ar
  • Android Boot Optimization for IVI Systems
    PDF, 51 Kb, File published: Feb 29, 2016
    Boot-time optimizations are a critical component for a better Auto infotainment experience. This application report captures the details on how to improve android boot time and is meant to be a reference implementation. The end user (OEM/ODM/Customer/Product Owner) can review the optimizations that were tried and make a choice for the final product accordingly.
  • Using Peripheral Boot and DFU for Rapid Development on Jacinto 6 Devices
    PDF, 49 Kb, File published: Feb 15, 2017
    This application report describes how to use peripheral boot and Device Firmware Upgrade (DFU) to reduce the time required to load updated binaries to various cores of a Jacinto 6 (DRA7xx) family device.
  • Debugging Tools and Techniques With IPC3.x
    PDF, 353 Kb, File published: Mar 30, 2016
    There are several useful tools and techniques that enable you to debug issues encountered when using software that leverages IPC3.x. With some guidance on the tools and techniques, you can confidently debug the IPC and the remote core software.This application report guides the customers on the tools and techniques for debugging with IPC3.x
  • ECC/EDC on TDAxx (Rev. A)
    PDF, 109 Kb, Revision: A, File published: Jul 5, 2017
    TDA2x and TDA3x series of automotive processor are designed to be used in automotive safety systems. To enable safety, these processors come with error detection and correction (EDC) support for various memories. This application report provides an overview and usage description of EDC.
  • Quality of Service (QoS) Knobs for DRA74x, DRA75x & TDA2x Family of Devices (Rev. A)
    PDF, 148 Kb, Revision: A, File published: Dec 15, 2016
    This application report lists various quality-of-service (QoS) knobs that are implemented in DRA74x, DRA75x and TDA2x system-on-chip (SoC) family of devices. These QoS knobs aid to optimize overall system performance while running several concurrent application scenarios.
  • Guide to fix Perf Issues Using QoS Knobs for DRA74x, DRA75x, TDA2x & TD3x Device
    PDF, 612 Kb, File published: Aug 13, 2014
    This application report provides a methodology through which performance issues can be identified and fixed in systems using DRA74x, DRA75x, TDA2x and TDA3x family of devices.
  • A Guide to Debugging With CCS on the DRA75x, DRA74x, TDA2x and TDA3x Family of D (Rev. A)
    PDF, 3.2 Mb, Revision: A, File published: Aug 19, 2016
    Being able to look into the state of the device when an application fails to run as expected is a key enabler while debugging the application. This application report walks through the different steps required to setup the TI Code Composer Studioв„ў (CCS), as well as how to debug applications on the DRA7x, TDA2x and TDA3x family of devices. The document starts with describing basic CCS debugging tec

Model Line

Manufacturer's Classification

  • Semiconductors> Processors> Automotive Processors> DRAx Infotainment SoCs