Datasheet Texas Instruments DS25CP104A
Manufacturer | Texas Instruments |
Series | DS25CP104A |
3.125 Gbps 4x4 LVDS Crosspoint Switch with Tx Pre-Emphasis & Rx Equalization
Datasheets
DS25CP104A/CP114 3.125 Gbps 4x4 LVDS Xpoint Sw w/Xmit Pre-Emp & Receive Equal datasheet
PDF, 876 Kb, Revision: C, File published: Mar 4, 2013
Extract from the document
Prices
Status
DS25CP104ATSQ/NOPB | DS25CP104ATSQX/NOPB | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | Yes |
Packaging
DS25CP104ATSQ/NOPB | DS25CP104ATSQX/NOPB | |
---|---|---|
N | 1 | 2 |
Pin | 40 | 40 |
Package Type | RTA | RTA |
Industry STD Term | WQFN | WQFN |
JEDEC Code | S-PQFP-N | S-PQFP-N |
Package QTY | 250 | 2500 |
Carrier | SMALL T&R | LARGE T&R |
Device Marking | 2CP104AS | 2CP104AS |
Width (mm) | 6 | 6 |
Length (mm) | 6 | 6 |
Thickness (mm) | .75 | .75 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | .8 | .8 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | DS25CP104ATSQ/NOPB | DS25CP104ATSQX/NOPB |
---|---|---|
ESD HBM, kV | 8 | 8 |
Function | Crosspoint | Crosspoint |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | WQFN | WQFN |
Package Size: mm2:W x L, PKG | 40WQFN: 36 mm2: 6 x 6(WQFN) | 40WQFN: 36 mm2: 6 x 6(WQFN) |
Eco Plan
DS25CP104ATSQ/NOPB | DS25CP104ATSQX/NOPB | |
---|---|---|
RoHS | Compliant | Compliant |
Application Notes
- Triple Rate SDI IP FPGA Resource Utilization on SDXILEVK/AES-EXP-SDI-G Ref Dsgn (Rev. A)PDF, 50 Kb, Revision: A, File published: Apr 26, 2013
Texas Instruments triple rate (SD/HD/3G) SDI demonstration board showcases the LMH0340 serializer,LMH0341 deserializer, LMH0344 equalizer, LMH1981 sync separator, LMH1982 clock generator withgenlock and the DS25CP104 cross-point switch. There are many advantages to using the TexasInstruments chipset that include superior performance, reduced cost using inexpensive FPGAs such asthe Xilinx S - LVDS Repeaters and Crosspoints Extend the Reach of FPD-Link II Interfaces (Rev. A)PDF, 101 Kb, Revision: A, File published: Apr 29, 2013
This application note introduces Texas Instrument’s LVDS devices with built-in pre-emphasis andequalization circuits, recommends when it makes sense to employ them with the FPD-Link II SER/DES,shows how to optimally interface them to the SER/DES, and discusses distance gains that may berealized with their signal enhancing functions. - AN-1957 LVDS Signal Conditioners Reduce Data-Dependent Jitter (Rev. A)PDF, 275 Kb, Revision: A, File published: Apr 26, 2013
Jitter is a phenomenon troubling many designers of high-speed interfaces. It reduces available timingmargin, limits transmission distance between a transmitter and a receiver, and increases system cost bydemanding better performing and more expensive interconnects. LVDS interfaces are not spared fromthese ill effects as they now operate at bit rates exceeding the 3 Gbps mark. Texas Instrumen - A 3 Gbps SDI Connectivity Solution Supporting Uncompressed 1080p60 VideoPDF, 2.9 Mb, File published: Mar 18, 2008
- DS25CP104 in 3G SDI Router ApplicationPDF, 770 Kb, File published: Aug 20, 2008
Model Line
Series: DS25CP104A (2)
Manufacturer's Classification
- Semiconductors> Interface> LVDS/M-LVDS/ECL/CML> Crosspoint-Switch