Datasheet Texas Instruments DS90CF386SLCX/NOPB

ManufacturerTexas Instruments
SeriesDS90CF386
Part NumberDS90CF386SLCX/NOPB
Datasheet Texas Instruments DS90CF386SLCX/NOPB

+3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link - 85 MHz 64-NFBGA -10 to 70

Datasheets

DS90CF3x6 3.3-V LVDS Receiver 24-Bit Or 18-Bit Flat Panel Display (FPD) Link, 85 MHz datasheet
PDF, 2.2 Mb, Revision: J, File published: May 31, 2016
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin646464
Package TypeNZCNZCNZC
Industry STD TermNFBGANFBGANFBGA
JEDEC CodeS-PBGA-NS-PBGA-NS-PBGA-N
Package QTY200020002000
CarrierLARGE T&RLARGE T&RLARGE T&R
Device MarkingDS90CF386>BSLC
Width (mm)888
Length (mm)888
Thickness (mm)1.41.41.4
Pitch (mm).8.8.8
Max Height (mm)1.51.51.5
Mechanical DataDownloadDownloadDownload

Parametrics

Color Depth24 bpp
FunctionReceiver
Input CompatibilityFPD-Link LVDS
Operating Temperature Range-10 to 70 C
Output CompatibilityLVCMOS
Package GroupNFBGA
Package Size: mm2:W x L64NFBGA: 64 mm2: 8 x 8(NFBGA) PKG
Pixel Clock Min20 MHz
Pixel Clock(Max)85 MHz
RatingCatalog
Total Throughput2380 Mbps

Eco Plan

RoHSCompliant

Design Kits & Evaluation Modules

  • Evaluation Modules & Boards: FLINK3V8BT-85
    Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
    Lifecycle Status: Active (Recommended for new designs)

Application Notes

  • AN-1056 STN Application Using FPD-Link
    PDF, 85 Kb, File published: May 14, 2004
    Application Note 1056 STN Application Using FPD-Link
  • TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map
    PDF, 52 Kb, File published: May 15, 2004
    Application Note 1163 TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map
  • LVDS Display Interface (LDI) TFT Data Mapping for Interoperability w/FPD-Link
    PDF, 65 Kb, File published: May 14, 2004
    Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for Interoperabil ity with FPD-Link
  • AN-1085 FPD-Link PCB and Interconnect Design-In Guidelines
    PDF, 344 Kb, File published: May 14, 2004
    Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines
  • Receiver Skew Margin for Channel Link I and FPD Link I Devices
    PDF, 418 Kb, File published: Jan 13, 2016
  • AN-1032 An Introduction to FPD-Link (Rev. C)
    PDF, 185 Kb, Revision: C, File published: Aug 8, 2017
    The FPD-Linkchipsetarchitecturein conjunctionwith the LVDStechnologyprovidesthe highbandwidthinterfacenecessaryfor leadingedgedisplaytechnology.The conversionfromparallelTTL to serialLVDSallowsfor a narrowinterfacebetweengraphicscontrollerand panel.A narrowerinterfacemeanslowercablecost and simplifiesthe physicalconnectionthroug

Model Line

Manufacturer's Classification

  • Semiconductors > Interface > FPD-Link SerDes > Display SerDes