Datasheet Texas Instruments DS92LV1212AMSAX/NOPB

ManufacturerTexas Instruments
SeriesDS92LV1212A
Part NumberDS92LV1212AMSAX/NOPB
Datasheet Texas Instruments DS92LV1212AMSAX/NOPB

16 MHz - 40 MHz 10-Bit Bus LVDS Random Lock Deserializer with Embedded Clock Recovery 28-SSOP -40 to 85

Datasheets

DS92LV1212A 16-40MHz 10-Bit Bus LVDS Random Lck Deserializer w/Embedded Clk Rec datasheet
PDF, 406 Kb, Revision: D, File published: May 14, 2004
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin2828
Package TypeDBDB
Industry STD TermSSOPSSOP
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY20002000
CarrierLARGE T&RLARGE T&R
Device MarkingMSADS92LV1212A
Width (mm)5.35.3
Length (mm)10.210.2
Thickness (mm)1.951.95
Pitch (mm).65.65
Max Height (mm)22
Mechanical DataDownloadDownload

Parametrics

ESD2 kV
FunctionDeserializer
Input CompatibilityLVDS,BLVDS
Operating Temperature Range-40 to 85 C
Output CompatibilityLVTTL
Package GroupSSOP
Package Size: mm2:W x L28SSOP: 80 mm2: 7.8 x 10.2(SSOP) PKG
ProtocolsChannel-Link I
RatingCatalog
Supply Voltage(s)3.3 V

Eco Plan

RoHSCompliant

Application Notes

  • How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask (Rev. A)
    PDF, 2.0 Mb, Revision: A, File published: Apr 26, 2013
    The following application report contains information that will help you validate signal quality on a BLVDS SER/DES link. How to capture an eye pattern, how to generate an eye mask, and how to validate signal quality are all explained in detail in this document.
  • DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E)
    PDF, 170 Kb, Revision: E, File published: Apr 29, 2013
    Reduction in system size, increase in system performance and savings in system cost are valuablebenefits that SER/DES devices (Serializers and Deserializers) bring to many system designers. Thesebenefits are the reason why SER/DES are integral pieces of many of today’s high-speed systems.One of the design constraints for these systems is the maximum transmission distance between a serializer

Model Line

Manufacturer's Classification

  • Semiconductors > Interface > LVDS/M-LVDS/PECL > SerDes/Channel-Link