Datasheet Texas Instruments SN54LVT18502
Manufacturer | Texas Instruments |
Series | SN54LVT18502 |
3.3V ABT Scan Test Devices with 18-Bit Universal Bus Transceivers
Datasheets
3.3-V ABT Scan Test Devices With 18-Bit Universal Bus Transceivers
PDF, 498 Kb, File published: Jul 1, 1996
Prices
Status
SNJ54LVT18502HV | |
---|---|
Lifecycle Status | Obsolete (Manufacturer has discontinued the production of the device) |
Manufacture's Sample Availability | No |
Packaging
SNJ54LVT18502HV | |
---|---|
N | 1 |
Pin | 68 |
Package Type | HV |
Industry STD Term | CFP |
JEDEC Code | S-GQFP-F |
Width (mm) | 12.51 |
Length (mm) | 12.51 |
Thickness (mm) | 3.56 |
Pitch (mm) | .635 |
Max Height (mm) | 3.86 |
Mechanical Data | Download |
Eco Plan
SNJ54LVT18502HV | |
---|---|
RoHS | Not Compliant |
Pb Free | No |
Application Notes
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, File published: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
Model Line
Series: SN54LVT18502 (1)
Manufacturer's Classification
- Semiconductors> Space & High Reliability> Logic Products> Specialty Logic Products> Boundary Scan (JTAG)