Datasheet Texas Instruments SN54LVTH16373
Manufacturer | Texas Instruments |
Series | SN54LVTH16373 |
3.3V ABT 16-Bit Transparent D-type Latches with 3-State Outputs
Datasheets
SN54LVTH16373, SN74LVTH16373 datasheet
PDF, 944 Kb, Revision: P, File published: Nov 1, 2006
Extract from the document
Prices
Status
5962-9681001QXA | SNJ54LVTH16373WD | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No |
Packaging
5962-9681001QXA | SNJ54LVTH16373WD | |
---|---|---|
N | 1 | 2 |
Pin | 48 | 48 |
Package Type | WD | WD |
Industry STD Term | CFP | CFP |
JEDEC Code | R-GDFP-F | R-GDFP-F |
Package QTY | 1 | 1 |
Carrier | TUBE | TUBE |
Device Marking | 5962-9681001QX | 5962-9681001QX |
Width (mm) | 9.66 | 9.66 |
Length (mm) | 15.88 | 15.88 |
Thickness (mm) | 2.48 | 2.48 |
Pitch (mm) | .635 | .635 |
Max Height (mm) | 3.05 | 3.05 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | 5962-9681001QXA | SNJ54LVTH16373WD |
---|---|---|
3-State Output | Yes | Yes |
Bits | 16 | 16 |
F @ Nom Voltage(Max), Mhz | 160 | 160 |
ICC @ Nom Voltage(Max), mA | 5 | 5 |
Input Type | TTL | TTL |
Operating Temperature Range, C | -55 to 125 | -55 to 125 |
Output Drive (IOL/IOH)(Max), mA | 64/-12 | 64/-12 |
Output Type | TTL | TTL |
Package Group | CFP | CFP |
Package Size: mm2:W x L, PKG | See datasheet (CFP) | See datasheet (CFP) |
Rating | Military | Military |
Technology Family | LVT | LVT |
VCC(Max), V | 3.6 | 3.6 |
VCC(Min), V | 2.7 | 2.7 |
tpd @ Nom Voltage(Max), ns | 3.8 | 3.8 |
Eco Plan
5962-9681001QXA | SNJ54LVTH16373WD | |
---|---|---|
RoHS | See ti.com | See ti.com |
Application Notes
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, File published: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Input and Output Characteristics of Digital Integrated CircuitsPDF, 1.7 Mb, File published: Oct 1, 1996
This report contains a comprehensive collection of the input and output characteristic curves of typical integrated circuits from various logic families. These curves go beyond the information given in data sheets by providing additional details regarding the characteristics of the components. This knowledge is particularly useful when for example a decision must be made as to which circuit shou - Understanding Advanced Bus-Interface Products Design GuidePDF, 253 Kb, File published: May 1, 1996
- Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, File published: Feb 6, 2015
- TI IBIS File Creation Validation and Distribution ProcessesPDF, 380 Kb, File published: Aug 29, 2002
The Input/Output Buffer Information Specification (IBIS) also known as ANSI/EIA-656 has become widely accepted among electronic design automation (EDA) vendors semiconductor vendors and system designers as the format for digital electrical interface data. Because IBIS models do not reveal proprietary internal processes or architectural information semiconductor vendors? support for IBIS con - Live InsertionPDF, 150 Kb, File published: Oct 1, 1996
Many applications require the ability to exchange modules in electronic systems without removing the supply voltage from the module (live insertion). For example an electronic telephone exchange must always remain operational even during module maintenance and repair. To avoid damaging components additional circuitry modifications are necessary. This document describes in detail the phenomena tha - Power-Up 3-State (PU3S) Circuits in TI Standard Logic DevicesPDF, 209 Kb, File published: May 10, 2002
Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features - Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)PDF, 105 Kb, Revision: A, File published: Aug 1, 1997
The spectrum of bus-interface devices with damping resistors or balanced/light output drive currently offered by various logic vendors is confusing at best. Inconsistencies in naming conventions and methods used for implementation make it difficult to identify the best solution for a given application. This report attempts to clarify the issue by looking at several vendors? approaches and discussi - Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)PDF, 614 Kb, Revision: C, File published: Dec 2, 2015
- Semiconductor Packing Material Electrostatic Discharge (ESD) ProtectionPDF, 337 Kb, File published: Jul 8, 2004
Forty-eight-pin TSSOP components that were packaged using Texas Instruments (TI) standard packing methodology were subjected to electrical discharges between 0.5 and 20 kV as generated by an IEC ESD simulator to determine the level of ISD protection provided by the packing materials. The testing included trays tape and reel and magazines. Additional units were subjected to the same discharge - 16-Bit Widebus Logic Families in 56-Ball 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)PDF, 895 Kb, Revision: B, File published: May 22, 2002
TI?s 56-ball MicroStar Jr.E package registered under JEDEC MO-225 has demonstrated through modeling and experimentation that it is an optimal solution for reducing inductance and capacitance improving thermal performance and minimizing board area usage in integrated bus functions. Multiple functions released in the 56-ball MicroStar Jr.E package have superior performance characteristics compa - Introduction to LogicPDF, 93 Kb, File published: Apr 30, 2015
- Implications of Slow or Floating CMOS Inputs (Rev. D)PDF, 260 Kb, Revision: D, File published: Jun 23, 2016
Model Line
Series: SN54LVTH16373 (2)
Manufacturer's Classification
- Semiconductors> Space & High Reliability> Logic Products> Flip-Flop/Latch/Registers