Datasheet Texas Instruments SN65LVDS100

ManufacturerTexas Instruments
SeriesSN65LVDS100
Datasheet Texas Instruments SN65LVDS100

2 Gbps LVDS/LVPECL/CML to LVDS Repeater/Translator

Datasheets

SN65LVDx10x Differential Translator/Repeater datasheet
PDF, 1.6 Mb, Revision: E, File published: Jul 20, 2015
Extract from the document

Prices

Status

SN65LVDS100DSN65LVDS100DG4SN65LVDS100DGKSN65LVDS100DGKG4SN65LVDS100DGKRSN65LVDS100DGKRG4SN65LVDS100DRSN65LVDS100DRG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesNoNoYesNoNoYesYes

Packaging

SN65LVDS100DSN65LVDS100DG4SN65LVDS100DGKSN65LVDS100DGKG4SN65LVDS100DGKRSN65LVDS100DGKRG4SN65LVDS100DRSN65LVDS100DRG4
N12345678
Pin88888888
Package TypeDDDGKDGKDGKDGKDD
Industry STD TermSOICSOICVSSOPVSSOPVSSOPVSSOPSOICSOIC
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY757580802500250025002500
CarrierTUBETUBETUBETUBELARGE T&RLARGE T&RLARGE T&RLARGE T&R
Device MarkingDL100DL100AZKAZKAZKAZKDL100DL100
Width (mm)3.913.9133333.913.91
Length (mm)4.94.933334.94.9
Thickness (mm)1.581.58.97.97.97.971.581.58
Pitch (mm)1.271.27.65.65.65.651.271.27
Max Height (mm)1.751.751.071.071.071.071.751.75
Mechanical DataDownloadDownloadDownloadDownloadDownloadDownloadDownloadDownload

Parametrics

Parameters / ModelsSN65LVDS100D
SN65LVDS100D
SN65LVDS100DG4
SN65LVDS100DG4
SN65LVDS100DGK
SN65LVDS100DGK
SN65LVDS100DGKG4
SN65LVDS100DGKG4
SN65LVDS100DGKR
SN65LVDS100DGKR
SN65LVDS100DGKRG4
SN65LVDS100DGKRG4
SN65LVDS100DR
SN65LVDS100DR
SN65LVDS100DRG4
SN65LVDS100DRG4
Device TypeBufferBufferBufferBufferBufferBufferBufferBuffer
ESD HBM, kV55555555
FunctionRepeater/TranslatorRepeater/TranslatorRepeater/TranslatorRepeater/TranslatorRepeater/TranslatorRepeater/TranslatorRepeater/TranslatorRepeater/Translator
ICC(Max), mA3030303030303030
Input SignalCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECLCML,LVDS,LVPECL
No. of Rx11111111
No. of Tx11111111
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Output SignalLVDSLVDSLVDSLVDSLVDSLVDSLVDSLVDS
Package GroupSOICSOICVSSOPVSSOPVSSOPVSSOPSOICSOIC
Package Size: mm2:W x L, PKG8SOIC: 29 mm2: 6 x 4.9(SOIC)8SOIC: 29 mm2: 6 x 4.9(SOIC)8VSSOP: 15 mm2: 4.9 x 3(VSSOP)8VSSOP: 15 mm2: 4.9 x 3(VSSOP)8VSSOP: 15 mm2: 4.9 x 3(VSSOP)8VSSOP: 15 mm2: 4.9 x 3(VSSOP)8SOIC: 29 mm2: 6 x 4.9(SOIC)8SOIC: 29 mm2: 6 x 4.9(SOIC)
ProtocolsLVDSLVDSLVDSLVDSLVDSLVDSLVDSLVDS
Signaling Rate, Mbps20002000200020002000200020002000

Eco Plan

SN65LVDS100DSN65LVDS100DG4SN65LVDS100DGKSN65LVDS100DGKG4SN65LVDS100DGKRSN65LVDS100DGKRG4SN65LVDS100DRSN65LVDS100DRG4
RoHSCompliantCompliantCompliantCompliantCompliantCompliantCompliantCompliant

Application Notes

  • Signaling Rate vs. Distance for Differential Buffers
    PDF, 420 Kb, File published: Jan 26, 2010
  • DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML
    PDF, 135 Kb, File published: Feb 19, 2003
  • AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)
    PDF, 417 Kb, Revision: C, File published: Oct 17, 2007
    This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16

Model Line

Manufacturer's Classification

  • Semiconductors> Interface> LVDS/M-LVDS/ECL/CML> Repeater/Buffer