Datasheet Texas Instruments SN74ACT3632

ManufacturerTexas Instruments
SeriesSN74ACT3632

512 x 36 x 2 bidirectional synchronous FIFO memory

Datasheets

512 X 36 X 2 Clocked Bidirectional First-In, First-Out Memory datasheet
PDF, 497 Kb, Revision: D, File published: Apr 1, 1998
Extract from the document

Prices

Status

SN74ACT3632-15PCBSN74ACT3632-15PQSN74ACT3632-15PQG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNo

Packaging

SN74ACT3632-15PCBSN74ACT3632-15PQSN74ACT3632-15PQG4
N123
Pin120132132
Package TypePCBPQPQ
Industry STD TermHLQFPBQFPBQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY903636
CarrierJEDEC TRAY (5+1)JEDEC TRAY (10+1)JEDEC TRAY (10+1)
Device MarkingACT3632-15ACT3632-15ACT3632-15
Width (mm)1424.1324.13
Length (mm)1427.4427.44
Thickness (mm)1.43.563.56
Pitch (mm).4.635.635
Max Height (mm)1.64.574.57
Mechanical DataDownloadDownloadDownload

Parametrics

Parameters / ModelsSN74ACT3632-15PCBSN74ACT3632-15PQSN74ACT3632-15PQG4
SN74ACT3632-15PQG4
Package GroupBQFP
Package Size: mm2:W x L, PKG132BQFP: 768 mm2: 27.495 x 27.945(BQFP)
Schmitt TriggerNo

Eco Plan

SN74ACT3632-15PCBSN74ACT3632-15PQSN74ACT3632-15PQG4
RoHSCompliantCompliantCompliant

Application Notes

  • Interfacing TI Clocked FIFOs With TI Floating-Point DSPs (Rev. A)
    PDF, 108 Kb, Revision: A, File published: Mar 1, 1996
    FIFO memories are used in digital signal processing systems for matching data paths with asynchronous clock or data rates. This document shows the SN74ACT3632 512?36?2 clocked FIFO as a single-chip bi-directional buffering solution that interfaces to the TI TMS320C3x and TMS320C4x floating-point DSP family. Programmable FIFO flags enable DMA control techniques that are used to handle the data flow
  • Power-Dissipation Calculations for TI FIFO Products (Rev. A)
    PDF, 106 Kb, Revision: A, File published: Mar 1, 1996
    Low power consumption is a major advantage of TI FIFO products. Power calculations are required to meet design requirements for chip temperature and system power. This document assists component and system designers in evaluating power consumption for the ACT and ABT FIFO products. Two examples of power calculations, one for the SN74ACT3632 bi-directional CMOS FIFO and one for the BiCMOS SN74ABT36
  • FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control (Rev. A)
    PDF, 65 Kb, Revision: A, File published: Mar 1, 1996
    The TI 32- and 36-bit FIFOs contain mailbox-bypass registers that transmit priority from one FIFO port to the other, port A to B or port B to A with out storing the data in the FIFO SRAM buffer. This document describes the FIFO mailbox-bypass registers and shows an example of direct memory access (DMA) control of a digital signal processor (DSP). The components described are the SN74ACT3641 and th
  • Simultaneous-Switching Noise Analysis For Texas Instruments FIFO Products (Rev. A)
    PDF, 147 Kb, Revision: A, File published: Mar 1, 1996
    In the high-speed advanced logic families, including ACT and ABT FIFO products, analysis of circuit noise immunity during simultaneous switching of multiple outputs is crucial. This document provides a thorough explanation of noise reduction techniques for TI FIFO devices. It is designed to assist component and system design engineers in the evaluation of simultaneous switching noise for ACT and A

Model Line

Manufacturer's Classification

  • Semiconductors> Logic> Flip-Flop/Latch/Register> FIFO Register