Datasheet Texas Instruments SN74ACT8997

ManufacturerTexas Instruments
SeriesSN74ACT8997
Datasheet Texas Instruments SN74ACT8997

Scan Path Linkers With 4-Bit Identification Buses Scan-Controlled TAP Concatenators

Datasheets

Scan Path Linkers With 4-Bit Identification Buses Scan-Controlled IEEE Std datasheet
PDF, 1.0 Mb, Revision: D, File published: Dec 1, 1996
Extract from the document

Prices

Status

SN74ACT8997DWSN74ACT8997DWR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Packaging

SN74ACT8997DWSN74ACT8997DWR
N12
Pin2828
Package TypeDWDW
Industry STD TermSOICSOIC
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY201000
CarrierTUBELARGE T&R
Device MarkingACT8997ACT8997
Width (mm)7.57.5
Length (mm)17.917.9
Thickness (mm)2.352.35
Pitch (mm)1.271.27
Max Height (mm)2.652.65
Mechanical DataDownloadDownload

Eco Plan

SN74ACT8997DWSN74ACT8997DWR
RoHSCompliantCompliant

Application Notes

  • Programming CPLDs Via the 'LVT8986 LASP
    PDF, 819 Kb, File published: Nov 1, 2005
    This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to

Model Line

Series: SN74ACT8997 (2)

Manufacturer's Classification

  • Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic