Datasheet Texas Instruments SN74AS280
Manufacturer | Texas Instruments |
Series | SN74AS280 |
9-Bit Parity Generators/Checkers
Datasheets
9-Bit Parity Generators/Checkers datasheet
PDF, 807 Kb, Revision: C, File published: Dec 1, 1994
Extract from the document
Prices
Status
SN74AS280D | SN74AS280N | SN74AS280N3 | SN74AS280NSR | |
---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Obsolete (Manufacturer has discontinued the production of the device) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No | No | No |
Packaging
SN74AS280D | SN74AS280N | SN74AS280N3 | SN74AS280NSR | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 14 | 14 | 14 | 14 |
Package Type | D | N | N | NS |
Industry STD Term | SOIC | PDIP | PDIP | SOP |
JEDEC Code | R-PDSO-G | R-PDIP-T | R-PDIP-T | R-PDSO-G |
Package QTY | 50 | 25 | 2000 | |
Carrier | TUBE | TUBE | LARGE T&R | |
Device Marking | AS280 | SN74AS280N | 74AS280 | |
Width (mm) | 3.91 | 6.35 | 6.35 | 5.3 |
Length (mm) | 8.65 | 19.3 | 19.3 | 10.3 |
Thickness (mm) | 1.58 | 3.9 | 3.9 | 1.95 |
Pitch (mm) | 1.27 | 2.54 | 2.54 | 1.27 |
Max Height (mm) | 1.75 | 5.08 | 5.08 | 2 |
Mechanical Data | Download | Download | Download | Download |
Parametrics
Parameters / Models | SN74AS280D | SN74AS280N | SN74AS280N3 | SN74AS280NSR |
---|---|---|---|---|
Approx. Price (US$) | 1.47 | 1ku | 1.47 | 1ku | ||
Bits | 2 | 2 | ||
Bits(#) | 2 | 2 | ||
F @ Nom Voltage(Max), Mhz | 125 | 125 | ||
F @ Nom Voltage(Max)(Mhz) | 125 | 125 | ||
Function | Parity | Parity | Parity | Parity |
ICC @ Nom Voltage(Max), mA | 35 | 35 | ||
ICC @ Nom Voltage(Max)(mA) | 35 | 35 | ||
Input Type | TTL | |||
Operating Temperature Range, C | 0 to 70 | 0 to 70 | ||
Operating Temperature Range(C) | 0 to 70 | 0 to 70 | ||
Output Drive (IOL/IOH)(Max), mA | 20/-2 | 20/-2 | ||
Output Drive (IOL/IOH)(Max)(mA) | 20/-2 | 20/-2 | ||
Output Type | CMOS | |||
Package Group | SOIC | PDIP | PDIP | SO |
Package Size: mm2:W x L, PKG | See datasheet (PDIP) | 14SO: 80 mm2: 7.8 x 10.2(SO) | ||
Package Size: mm2:W x L (PKG) | See datasheet (PDIP) | See datasheet (PDIP) | ||
Rating | Catalog | Catalog | Catalog | Catalog |
Schmitt Trigger | No | |||
Technology Family | AS | AS | AS | AS |
Type | Other | Other | Other | Other |
VCC(Max), V | 5.5 | 5.5 | ||
VCC(Max)(V) | 5.5 | 5.5 | ||
VCC(Min), V | 4.5 | 4.5 | ||
VCC(Min)(V) | 4.5 | 4.5 | ||
Voltage(Nom), V | 5 | 5 | ||
Voltage(Nom)(V) | 5 | 5 | ||
tpd @ Nom Voltage(Max), ns | 12 | 12 | ||
tpd @ Nom Voltage(Max)(ns) | 12 | 12 |
Eco Plan
SN74AS280D | SN74AS280N | SN74AS280N3 | SN74AS280NSR | |
---|---|---|---|---|
RoHS | Compliant | Compliant | Not Compliant | Compliant |
Pb Free | Yes | Yes | No |
Application Notes
- Advanced Schottky Load ManagementPDF, 277 Kb, File published: Feb 1, 1997
Designers of high-speed systems that include advanced Schottky (AS) devices must consider the operating environment in their work. They must be aware of the individual device characteristics and their interaction with other devices. This document provides a detailed discussion of the waveform characteristics equivalent circuit models transmission line fanout and termination for AS load manageme - Advanced Schottky (ALS and AS) Logic FamiliesPDF, 1.9 Mb, File published: Aug 1, 1995
This document introduces the advanced Schottky family of clamped TTL integrated circuits (ICs). Detailed electrical characteristics of the 'AS and 'ALS devices with table formats are provided. Guidelines for designing high-performance digital systems using the Advanced Schottky family are given along with a brief summary of the solutions to most design decisions needed to implement systems using t
Model Line
Series: SN74AS280 (4)
Manufacturer's Classification
- Semiconductors> Logic> Specialty Logic> Counter/Arithmetic/Parity Function