Datasheet Texas Instruments SN74GTL2010
Manufacturer | Texas Instruments |
Series | SN74GTL2010 |
10-Bit Voltage Clamp
Datasheets
Prices
Status
SN74GTL2010PW | SN74GTL2010PWR | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | No |
Packaging
SN74GTL2010PW | SN74GTL2010PWR | |
---|---|---|
N | 1 | 2 |
Pin | 24 | 24 |
Package Type | PW | PW |
Industry STD Term | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 60 | 2000 |
Carrier | TUBE | LARGE T&R |
Device Marking | GK2010 | GK2010 |
Width (mm) | 4.4 | 4.4 |
Length (mm) | 7.8 | 7.8 |
Thickness (mm) | 1 | 1 |
Pitch (mm) | .65 | .65 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | Download | Download |
Parametrics
Parameters / Models | SN74GTL2010PW | SN74GTL2010PWR |
---|---|---|
Bits | 10 | 10 |
F @ Nom Voltage(Max), Mhz | 100 | 100 |
ICC @ Nom Voltage(Max), mA | 3 | 3 |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Output Drive (IOL/IOH)(Max), mA | 64 | 64 |
Package Group | TSSOP | TSSOP |
Package Size: mm2:W x L, PKG | 24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP) | 24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP) |
Rating | Catalog | Catalog |
Schmitt Trigger | No | No |
Technology Family | GTL | GTL |
VCC(Max), V | 5.5 | 5.5 |
VCC(Min), V | 1 | 1 |
Voltage(Nom), V | 5 | 5 |
tpd @ Nom Voltage(Max), ns | 0.25 | 0.25 |
Eco Plan
SN74GTL2010PW | SN74GTL2010PWR | |
---|---|---|
RoHS | Compliant | Compliant |
Application Notes
- GTL/BTL: A Low-Swing Solution for High-Speed Digital Logic (Rev. A)PDF, 184 Kb, Revision: A, File published: Mar 1, 1997
GTL and BTL transceivers provide high-performance, excellent signal integrity and cost-effectiveness in high-speed backplane and point-to-point applications. This document discusses the GTL and BTL devices input/output (I/O) structure, power consumption, simultaneous switching, slew rate, and signal integrity. Design considerations for using these devices are provided. - VOLTAGE LEVEL TRANSLATION (SL) - FamilyPDF, 111 Kb, File published: Sep 21, 2011
- Power-Up 3-State (PU3S) Circuits in TI Standard Logic DevicesPDF, 209 Kb, File published: May 10, 2002
Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features
Model Line
Series: SN74GTL2010 (2)
Manufacturer's Classification
- Semiconductors> Logic> Backplane Logic (GTL/TTL/BTL/ECL Transceiver/Translator)