Datasheet Texas Instruments SN74LVT573DW
Manufacturer | Texas Instruments |
Series | SN74LVT573 |
Part Number | SN74LVT573DW |
3.3-V ABT Octal Transparent D-Type Latches With 3-State Outputs 20-SOIC -40 to 85
Datasheets
3.3-V ABT Octal Transparent D-Type Latches datasheet
PDF, 1.1 Mb, Revision: D, File published: Jul 1, 1995
Extract from the document
Prices
Status
Lifecycle Status | NRND (Not recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 20 |
Package Type | DW |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | LVT573 |
Width (mm) | 7.5 |
Length (mm) | 12.8 |
Thickness (mm) | 2.35 |
Pitch (mm) | 1.27 |
Max Height (mm) | 2.65 |
Mechanical Data | Download |
Replacements
Replacement | SN74LVTH573DW |
Replacement Code | Q |
Eco Plan
RoHS | Compliant |
Application Notes
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, File published: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, File published: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
Model Line
Series: SN74LVT573 (2)
- SN74LVT573DW SN74LVT573PWR
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > D-Type Latch