Datasheet Texas Instruments SN74S112AN

ManufacturerTexas Instruments
SeriesSN74S112A
Part NumberSN74S112AN
Datasheet Texas Instruments SN74S112AN

Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-PDIP 0 to 70

Datasheets

Dual J-K Negative-Edge-Triggered Flip-Flops With Preset And Clear datasheet
PDF, 1.3 Mb, File published: Mar 1, 1988
Extract from the document

Prices

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Packaging

Pin16
Package TypeN
Industry STD TermPDIP
JEDEC CodeR-PDIP-T
Package QTY25
CarrierTUBE
Device MarkingSN74S112AN
Width (mm)6.35
Length (mm)19.3
Thickness (mm)3.9
Pitch (mm)2.54
Max Height (mm)5.08
Mechanical DataDownload

Parametrics

Bits2
F @ Nom Voltage(Max)50 Mhz
ICC @ Nom Voltage(Max)6 mA
Output Drive (IOL/IOH)(Max)-1/20 mA
Package GroupPDIP
Package Size: mm2:W x LSee datasheet (PDIP) PKG
RatingCatalog
Schmitt TriggerNo
Technology FamilyS
VCC(Max)5.25 V
VCC(Min)4.75 V
Voltage(Nom)5 V
tpd @ Nom Voltage(Max)20 ns

Eco Plan

RoHSCompliant
Pb FreeYes

Model Line

Series: SN74S112A (3)

Manufacturer's Classification

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop