Datasheet Texas Instruments SN74S112AN
Manufacturer | Texas Instruments |
Series | SN74S112A |
Part Number | SN74S112AN |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-PDIP 0 to 70
Datasheets
Dual J-K Negative-Edge-Triggered Flip-Flops With Preset And Clear datasheet
PDF, 1.3 Mb, File published: Mar 1, 1988
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Packaging
Pin | 16 |
Package Type | N |
Industry STD Term | PDIP |
JEDEC Code | R-PDIP-T |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | SN74S112AN |
Width (mm) | 6.35 |
Length (mm) | 19.3 |
Thickness (mm) | 3.9 |
Pitch (mm) | 2.54 |
Max Height (mm) | 5.08 |
Mechanical Data | Download |
Parametrics
Bits | 2 |
F @ Nom Voltage(Max) | 50 Mhz |
ICC @ Nom Voltage(Max) | 6 mA |
Output Drive (IOL/IOH)(Max) | -1/20 mA |
Package Group | PDIP |
Package Size: mm2:W x L | See datasheet (PDIP) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | S |
VCC(Max) | 5.25 V |
VCC(Min) | 4.75 V |
Voltage(Nom) | 5 V |
tpd @ Nom Voltage(Max) | 20 ns |
Eco Plan
RoHS | Compliant |
Pb Free | Yes |
Model Line
Series: SN74S112A (3)
- SN74S112AD SN74S112AN SN74S112AN3
Manufacturer's Classification
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop