Datasheet Linear Technology LTC6951-1

ManufacturerLinear Technology
SeriesLTC6951-1

Ultralow Jitter Multi-Output Clock Synthesizer with Integrated VCO

Datasheets

LTC6951: Ultralow Jitter Multi-Output Clock Synthesizer with Integrated VCO Data Sheet
PDF, 2.6 Mb, File uploaded: Nov 17, 2017
Extract from the document

Prices

Packaging

LTC6951IUHF-1#PBFLTC6951IUHF-1#TRPBF
N12
Package5x7 QFN-40
Package Outline Drawing
5x7 QFN-40
Package Outline Drawing
Package CodeUHFUHF
Package Index05-08-195105-08-1951
Pin Count4040

Parametrics

Parameters / ModelsLTC6951IUHF-1#PBFLTC6951IUHF-1#TRPBF
Demo BoardsDC2248A-A,DC2248A-B,DC2226A-ADC2248A-A,DC2248A-B,DC2226A-A
Design ToolsLinduino File,LTC6951WizardLinduino File,LTC6951Wizard
Export Controlnono
Frequency Range2.1MHz to 2.7GHz2.1MHz to 2.7GHz
Normalized 1/f Phase Noise Floor, dBc/Hz-277-277
Normalized In-Band Phase Noise Int-N, dBc/Hz-229-229
Operating Temperature Range, °C-40 to 85-40 to 85
Output Divider Range1 to 5121 to 512
PFD, MHz100100
RF Frequency Max, MHz27002700
RF Frequency Min, MHz210210
Reference Frequency Max, MHz425425
Reference Frequency RangeUp to 425MHzUp to 425MHz
Supply Voltage Range5V, 3.3V5V, 3.3V
TypeInteger-N + VCOInteger-N + VCO

Eco Plan

LTC6951IUHF-1#PBFLTC6951IUHF-1#TRPBF
RoHSCompliantCompliant

Other Options

LTC6951 LTC6951

Application Notes

  • LTC6951 Synchronization Manual Design Examples for EZSync, ParallelSync, EZParallelSync and EZ204Sync &mdash AN161
    PDF, 6.3 Mb, File published: Mar 15, 2017
    Extract from the document
  • Multi-Part Clock Synchronization Methods for Large Data Acquisition Systems &mdash AN165
    PDF, 1.2 Mb, File published: Apr 4, 2017
    Extract from the document

Articles

  • Multi-Output Clock Synthesizer with Integrated VCO Features the Low Jitter Required to Drive Modern High Speed ADC and DAC Clock Inputs &mdash LT Journal
    PDF, 672 Kb, File published: Apr 14, 2016
    Extract from the document

Model Line

Manufacturer's Classification

  • Timing > PLL Synthesizers & VCOs > PLL With Integrated VCOs | Integer-N PLLs
  • Timing > Clock Generation and Distribution > Clock Generation