Datasheet Texas Instruments THS4271D
Manufacturer | Texas Instruments |
Series | THS4271 |
Part Number | THS4271D |
Super-Fast Ultra-Low Distortion High Speed Amplifier 8-SOIC -40 to 85
Datasheets
Low Noise, High Slew Rate, Unity Gain Stable Voltage Feedback Amplifier datasheet
PDF, 1.7 Mb, Revision: F, File published: Oct 16, 2009
Extract from the document
Prices
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
Packaging
Pin | 8 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 75 |
Carrier | TUBE |
Device Marking | 4271 |
Width (mm) | 3.91 |
Length (mm) | 4.9 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Download |
Parametrics
2nd Harmonic | 65 dBc |
3rd Harmonic | 80 dBc |
@ MHz | 30 |
Acl, min spec gain | 1 V/V |
Additional Features | N/A |
Architecture | Bipolar,Voltage FB |
BW @ Acl | 1400 MHz |
CMRR(Min) | 67 dB |
CMRR(Typ) | 72 dB |
GBW(Typ) | 1400 MHz |
Input Bias Current(Max) | 15000000 pA |
Iq per channel(Max) | 24 mA |
Iq per channel(Typ) | 22 mA |
Number of Channels | 1 |
Offset Drift(Typ) | 10 uV/C |
Operating Temperature Range | -40 to 85 C |
Output Current(Typ) | 160 mA |
Package Group | SOIC |
Package Size: mm2:W x L | 8SOIC: 29 mm2: 6 x 4.9(SOIC) PKG |
Rail-to-Rail | No |
Rating | Catalog |
Slew Rate(Typ) | 1000 V/us |
Total Supply Voltage(Max) | 10 +5V=5, +/-5V=10 |
Total Supply Voltage(Min) | 5 +5V=5, +/-5V=10 |
Vn at 1kHz(Typ) | 3 nV/rtHz |
Vn at Flatband(Typ) | 3 nV/rtHz |
Vos (Offset Voltage @ 25C)(Max) | 10 mV |
Eco Plan
RoHS | Compliant |
Design Kits & Evaluation Modules
- Evaluation Modules & Boards: THS4271EVM
THS4271 Evaluation Module
Lifecycle Status: Active (Recommended for new designs) - Evaluation Modules & Boards: THS4271EVM-UG
THS4271 Evaluation Module with Unity Gain
Lifecycle Status: Active (Recommended for new designs)
Application Notes
- Wideband Complementary Current Output DAC Single-Ended InterfacePDF, 597 Kb, File published: Jun 21, 2005
High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA - Noise Analysis for High Speed Op Amps (Rev. A)PDF, 256 Kb, Revision: A, File published: Jan 17, 2005
As system bandwidths have increased an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not however particularly comfortable with the calculations required to predict the total noise for an op amp or in the conversions between the different descriptions of noise. Considerable inconsistency between manufactu
Model Line
Series: THS4271 (11)
Manufacturer's Classification
- Semiconductors > Amplifiers > Operational Amplifiers (Op Amps) > High-Speed Op Amps (>=50MHz)