Datasheet LTC2182, LTC2181, LTC2180 (Analog Devices)

ManufacturerAnalog Devices
Description16-Bit, 65Msps Low Power Dual ADCs
Pages / Page36 / 1 — FEATURES. DESCRIPTION. APPLICATIONS. TYPICAL APPLICATION. 2-Tone FFT, fIN …
File Format / SizePDF / 4.0 Mb
Document LanguageEnglish

FEATURES. DESCRIPTION. APPLICATIONS. TYPICAL APPLICATION. 2-Tone FFT, fIN = 70MHz and 69MHz

Datasheet LTC2182, LTC2181, LTC2180 Analog Devices

Model Line for this Datasheet

Text Version of Document

LTC2182/LTC2181/LTC2180 16-Bit, 65Msps/ 40Msps/25Msps Low Power Dual ADCs
FEATURES DESCRIPTION
n Two-Channel Simultaneously Sampling ADC The LTC®2182/LTC2181/LTC2180 are two-channel si- n 77dB SNR multaneous sampling 16-bit A/D converters designed for n 90dB SFDR digitizing high frequency, wide dynamic range signals. They n Low Power: 160mW/115mW/78mW Total are perfect for demanding communications applications 80mW/58mW/39mW per Channel with AC performance that includes 77dB SNR and 90dB n Single 1.8V Supply spurious free dynamic range (SFDR). Ultralow jitter of n CMOS, DDR CMOS, or DDR LVDS Outputs 0.07psRMS allows undersampling of IF frequencies with n Selectable Input Ranges: 1VP-P to 2VP-P excellent noise performance. n 550MHz Full Power Bandwidth S/H DC specs include ±2LSB INL (typ), ±0.5LSB DNL (typ) n Optional Data Output Randomizer and no missing codes over temperature. The transition n Optional Clock Duty Cycle Stabilizer noise is 3.3LSBRMS. n Shutdown and Nap Modes n Serial SPI Port for Configuration The digital outputs can be either full rate CMOS, Double n 64-Pin (9mm × 9mm) QFN Package Data Rate CMOS, or Double Data Rate LVDS. A separate output power supply allows the CMOS output swing to
APPLICATIONS
range from 1.2V to 1.8V. The ENC+ and ENC– inputs may be driven differentially n Communications or single-ended with a sine wave, PECL, LVDS, TTL, or n Cellular Base Stations CMOS inputs. An optional clock duty cycle stabilizer al- n Software Defined Radios lows high performance at full speed for a wide range of n Portable Medical Imaging clock duty cycles. n Multi-Channel Data Acquisition L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear n Nondestructive Testing Technology Corporation. All other trademarks are the property of their respective owners.
TYPICAL APPLICATION
1.8V 1.8V
2-Tone FFT, fIN = 70MHz and 69MHz
VDD OVDD 0 –10 –20 CH 1 D1_15 ANALOG S/H 16-BIT –30 ADC CORE • INPUT • –40 • CMOS, D1_0 –50 DDR CMOS OR DDR LVDS –60 D2_15 OUTPUTS –70 OUTPUT • CH 2 DRIVERS • AMPLITUDE (dBFS) –80 ANALOG S/H 16-BIT • D2_0 –90 INPUT ADC CORE –100 –110 –120 65MHz CLOCK 0 10 20 30 CLOCK CONTROL FREQUENCY (MHz) 218210 TA01b 218210 TA01a GND OGND 218210f 1 Document Outline FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATIONS ORDER INFORMATION CONVERTER CHARACTERISTICS ANALOG INPUT DYNAMIC ACCURACY INTERNAL REFERENCE CHARACTERISTICS DIGITAL INPUTS AND OUTPUTS POWER REQUIREMENTS TIMING CHARACTERISTICS TIMING DIAGRAMS TYPICAL PERFORMANCE CHARACTERISTICS PIN FUNCTIONS FUNCTIONAL BLOCK DIAGRAM APPLICATIONS INFORMATION TYPICAL APPLICATIONS PACKAGE DESCRIPTION TYPICAL APPLICATION RELATED PARTS